

www.MaterialsViews.com

# Oxide Semiconductor Thin-Film Transistors: A Review of Recent Advances

E. Fortunato,\* P. Barquinha, and R. Martins

Transparent electronics is today one of the most advanced topics for a wide range of device applications. The key components are wide bandgap semiconductors, where oxides of different origins play an important role, not only as passive component but also as active component, similar to what is observed in conventional semiconductors like silicon. Transparent electronics has gained special attention during the last few years and is today established as one of the most promising technologies for leading the next generation of flat panel display due to its excellent electronic performance. In this paper the recent progress in n- and p-type oxide based thin-film transistors (TFT) is reviewed, with special emphasis on solution-processed and p-type, and the major milestones already achieved with this emerging and very promising technology are summarizeed. After a short introduction where the main advantages of these semiconductors are presented, as well as the industry expectations, the beautiful history of TFTs is revisited, including the main landmarks in the last 80 years, finishing by referring to some papers that have played an important role in shaping transparent electronics. Then, an overview is presented of state of the art n-type TFTs processed by physical vapour deposition methods, and finally one of the most exciting, promising, and low cost but powerful technologies is discussed: solution-processed oxide TFTs. Moreover, a more detailed focus analysis will be given concerning p-type oxide TFTs, mainly centred on two of the most promising semiconductor candidates: copper oxide and tin oxide. The most recent data related to the production of complementary metal oxide semiconductor (CMOS) devices based on n- and p-type oxide TFT is also be presented. The last topic of this review is devoted to some emerging applications, finalizing with the main conclusions. Related work that originated at CENIMAT|I3N during the last six years is included in more detail, which has led to the fabrication of high performance n- and p-type oxide transistors as well as the fabrication of CMOS devices with and on paper.

# 1. Introduction

Oxide semiconductors, especially the amorphous ones, are a promising class of TFT materials that have made an impressive progress particularly in display applications in a relatively short

Prof. E. Fortunato, Dr. P. Barquinha, Prof. R. Martins CENIMAT/I3N, Departamento de Ciência dos Materiais Faculdade de Ciências e Tecnologia FCT, Universidade Nova de Lisboa and CEMOP-UNINOVA 2829-516 Caparica, Portugal E-mail: elvira.fortunato@fct.unl.pt



DOI: 10.1002/adma.201103228

time,<sup>[1]</sup> challenging silicon not only in conventional applications but opening doors to completely new and disruptive areas like paper electronics.<sup>[2,3]</sup> The key issues here are the ability to produce such semiconductors at low process temperatures and to have highly smooth surfaces, characteristic of amorphous structures, whose electronic performances do not depend on the degree of films disorder.<sup>[4]</sup> This new class of semiconductor materials, amorphous oxides semiconductors (AOS) represent a revolutionary idea and exhibit a stimulating combination of high optical transparency, high electron mobility and amorphous microstructure.<sup>[5,6]</sup> Besides that, AOSs do not have grain boundaries, thereby obviating the primary limitation of mobility in polycrystalline semiconductors, which is a huge advantage for process integration. Other advantages include low temperature deposition routes and ultrasmooth surfaces for suppressing interface traps and scattering centres. Besides the advantages of this new technology like the capability for providing real solutions and overcoming many obstacles and limitations of the conventional silicon technology, the used materials as well as the technology itself are environmental friendly and much less expensive.<sup>[7]</sup>

Although some initial attempts during the 60s were done for  ${\rm SnO_2}^{[8]}$  and  ${\rm ZnO}^{[9]}$  TFT channel layers, only forty years later, with the work of Hosono,  $^{[10]}$  Wager,  $^{[11]}$  Carcia  $^{[12]}$  and Fortunato  $^{[13]}$  a significant

worldwide interest appeared, especially for active matrix for organic light emitting diodes (AMOLED) technology, both in academia and industry. Besides the demonstration of display prototypes since 2005 by several companies (Toppan Printing, Samsung Electronics, LG Electronics, AU Optronics, among others), Samsung has released at the end of 2010 what they boast proudly as one of the world's finest and largest 3D Ultra Definition (UD) TV with 70" diagonal and a sports resolution of 240 Hz that will meet the demands of 3D capability. Samsung has claimed that the making of this device is the first of the kind on oxide semiconductor TFT technology that supports high pixel density, with a resolution of 3840 × 2160, which is equivalent to 8 MP. Although the first transparent display has ADVANCED MATERIALS www.advmat.de

been done using the conventional a-Si:H technology in 2005 by J. Jang et al.<sup>[14]</sup> only very recently Samsung announced the mass production of transparent liquid crystal display (LCD) panels, which enables a person to look right through the panel like glass, and it consumes 90% less electricity when compared to a conventional LCD panel using back light unit. This can be achieved because a transparent LCD panel utilizes ambient light such as sunlight, which consequently reduces the dependency on electricity for generating power.

As expected from the already obtained results, the future of transparent electronics seems very promising, since from the last available display market forecast by Displaybank,<sup>[15]</sup> transparent display would debut the market for the first time in 2012 and sharply grow to create \$87.2 billion market by year 2025 as can been seen in the semi-logarithmic plot in **Figure 1**.

**Table 1** presents a summary and comparison of some of the most important device properties for the different available technologies: oxide semiconductors; amorphous Si; low temperature polycrystalline Si and organic semiconductors.

# 2. History of Oxide TFTs

The history of TFTs is the oldest one concerning electronic devices and has more than 80 years. The invention of the TFT occurred in 1925 and was patented in 1930 by J.E. Lilienfeld<sup>[21–23]</sup> and O. Heil,<sup>[24]</sup> but at that time little was known about semiconductor materials and vacuum techniques to produce thin films. Therefore, these first reports are actually concept patents and no evidence exists about the production of devices. Still, in these patents, the idea of controlling the current flow in a material by the influence of a transversal electrical field was already present. One of Lilienfeld first patents, published in 1930, describes the basic principle of what is known today as the metal-semiconductor field-effect transistor (MESFET, **Figure 2**a), while other, published three years later, already shows the concept of a device where an insulating material (aluminium oxide) is introduced between the semiconductor (cooper sulfide) and



Figure 1. Transparent display technology evolution and global display market (from Displaybank  $^{\left[ 15\right] }).$ 





Elvira Fortunato received her PhD degree in Physics and Materials Science in 1995 at Universidade Nova de Lisboa. She has been a Full Professor since 2012 in the Materials Science Department of the same University and has been director of the Materials Research Centre (CENIMAT) since 1998. Fortunato pioneered European research

on transparent electronics, namely thin-film transistors based on oxide semiconductors, demonstrating that oxide materials may be used as true semiconductors.



devices using FIB/EBL.



Pedro Barquinha received the PhD degree from Universidade Nova de Lisboa in 2010, in Nanotechnologies and Nanosciences, with the dissertation "Transparent Oxide Thin-Film Transistors". His current research topics are the study of materials for transparent/flexible TFTs and integration in circuits, as well as the nanofabrication of

Rodrigo Martins received his MSc degree in Amorphous Semiconductor Technologies in 1977, supervised by W. Spear of Dundee University/Scotland. He got the PhD degree in Semiconductors (1982) and in 1988 the Aggregation in Microelectronics, by Universidade Nova de Lisboa. He is Full Professor

in Microelectronics and Optoelectronics since 2001 in the Materials Science Department of the same University and the head of department since 1996. In 1989 found the Centre of Excellence in Microelectronics and Optoelectronics (CEMOP/Uninova) and in 1993 the research material's center, CENIMAT. Since 2004 he is a member of the executive committees of the European Materials Research Society (EMRS) and of the European Materials Forum (EMF) and, since May 2011 the running president of E-MRS. He is one of the inventors of the paper and memory transistor and of the electrochromic transistor.

the field-effect electrode (aluminium), anticipating the so-called metal-insulator-semiconductor field-effect transistor (MISFET, Figure 2b).<sup>[25]</sup> It is also noteworthy that in the MISFET patent,



www.MaterialsViews.com

Table 1. Comparison between oxide semiconductor TFTs and the other available technologies.  $^{\left[ 16-20\right] }$ 

| TFT properties                                                         | Oxide semi-<br>conductors | Amorphous<br>Si    | Low-T<br>poly-Si   | Organic<br>semicon-<br>ductors |
|------------------------------------------------------------------------|---------------------------|--------------------|--------------------|--------------------------------|
| Carrier mobility<br>[cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | 1 to 100                  | 1 max              | 50 to 100          | 0.1-10                         |
| Switching [V dec <sup>-1</sup> ] <sup>a)</sup>                         | 0.1 to 0.6                | 0.4 to 0.5         | 0.2 to 0.3         | 0.1-1.0                        |
| Leakage current [A] <sup>a)</sup>                                      | 10 <sup>-13</sup>         | ~10 <sup>-12</sup> | ~10 <sup>-12</sup> | ~10 <sup>-12</sup>             |
| Manufacturing cost                                                     | Low                       | Low                | High               | Low                            |
| Long term TFT reliability                                              | High<br>(forecast)        | Low                | High               | Low in air                     |
| Yield                                                                  | High                      | High               | Medium             | High                           |
| Process temperature [ °C]                                              | RT to 350                 | ~250               | <500               | RT                             |

<sup>a)</sup>Highly dependent on dielectric.



Figure 2. Initial patents of field-effect devices submitted by Lilienfeld: a) MESFET;<sup>[21]</sup> b) MISFET;<sup>[23]</sup>

the thickness specified for the insulating layer was 100 nm, which is very similar to the one used nowadays in TFTs.<sup>[26]</sup> As it is normal with many innovations at that time, its practical realization was delayed until adequate materials and technologies were available for its fabrication. We can even say (and for most of us it could be surprising) that the TFT was the first solid-state amplifier ever patented.

It took one more decade for the first TFT to be produced. This was achieved by Weimer at the RCA Laboratories in 1962.<sup>[27–29]</sup> Weimer used a vacuum technique (evaporation) to deposit gold electrodes, a polycrystalline cadmium sulfide (CdS) n-type

semiconductor and a silicon monoxide insulator, using shadow masks to define the patterns of these layers. He used thin films of polycrystalline CdS semiconductor, similar to those developed for photodetectors, deposited onto glass substrates. In one pump down of his vacuum system, he would deposit a gold source and drain, then deposit polycrystalline semiconductor material over that and, finally, place a gate on top. This was a coplanar process that was similar to what he used in the tricolor vidicon. It should be noted that Weimer's work depended on depositions, not photoresists, which were used in developing integrated circuits, just then getting under way. At first, these deposited transistors weren't very good. But then he placed an insulator between the gate and the semiconductor material and got what he called "beautiful characteristics". His 1962 paper, "The TFT — A New Thin-Film Transistor", in the Proceedings of the IEEE drew worldwide attention.<sup>[27]</sup>

Weimer used cadmium sulfide as the semiconductor material because it was a high-resistivity semiconductor with which

> he was somewhat familiar. Moreover, this was a pre-requirement to allow the conductance modulation via induced charges through the insulator layer. He later used cadmium selenide. This made for an even better field-effect transistor, not as good as silicon, Weimer recalls, but quite respectable.

> **Figure 3** shows the cross sectional and top views, output characteristics and a picture of a 1-in square glass plate (mounted on a lucite block) upon which three transistors have been evaporated.

Although the birth of transparent electronics is normally associated with reports on ZnO TFTs presented in 2001-2003, there were

some tentative applications of oxide semiconductors as channel layers in TFTs forty years before, almost coincident with the initial CdS TFTs reported by Weimer in 1961. In fact, back in 1964, Klasens and Koelmans<sup>[8]</sup> proposed a TFT comprising an evaporated SnO<sub>2</sub> semiconductor on glass, with aluminium source-drain and gate electrodes and an anodized  $Al_2O_3$  gate dielectric. Few details regarding electrical performance are provided and the transparent semiconductor is essentially used to demonstrate a new self-aligned lift-off process, where the SnO<sub>2</sub> layer allows to expose the photoresist to UV light penetrating from the bottom of the structure in all the areas expect the one



Figure 3. a) Cross-sectional view and top view, b) A 1-in square glass plate (mounted on a lucite block) upon which 3 TFTs have been deposited and c) Output characteristics of CdS TFTs reported by Weimer (adapted from [27]).



**Figure 4.** Initial TFTs employing oxide semiconductors as channel layers: a) Schematic of the SnO<sub>2</sub> TFT reported by Klasens and Koelmans in 1964, to show a new self-aligned lift-off process;<sup>[30]]</sup> b) Source-drain voltage-current characteristic of a single crystal ZnO FET, c) Picture and layout of the ferroelectric Sb:SnO<sub>2</sub> TFT proposed by Prins et al. in 1996.<sup>[31]</sup>

shielded by the aluminium gate electrode, defining this way the pattern of the source-drain electrodes (**Figure 4**a). In 1968, Boesen and Jacobs<sup>[9]</sup> reported a TFT with a lithium-doped ZnO single crystal semiconductor, with evaporated SiO<sub>x</sub> dielectric and aluminium electrodes, but a very small drain current (I<sub>D</sub>) modulation by applying a gate voltage (V<sub>G</sub>) and no I<sub>D</sub> saturation were observed on these devices (Figure 4b).

Aoki and Sasakura<sup>[32]</sup> obtained similar poor electrical performance in SnO<sub>2</sub> TFTs in 1970. Only in 1996 oxide semiconductors reappeared as channel layers, with two reports on ferroelectric field-effect devices employing SnO<sub>2</sub>:Sb and In<sub>2</sub>O<sub>3</sub>, by Prins et al. and Seager, respectively.<sup>[31,33]</sup> Given that the main intent of the authors was to demonstrate hysteresis associated with the ferroelectric behaviour, little information is provided on these papers about device performance, but Prins and coworkers, for instance, report a low on/off ratio of 60. Still, it is noteworthy to observe that full transparency is for the first time persuaded in a TFT and it is only severely affected by the SrRuO<sub>3</sub> gate electrode (Figure 4c), although the authors mention that they also fabricated a fully transparent TFT by using a heavily doped SnO<sub>2</sub> gate electrode.

But good performing devices showing that oxide semiconductor-based TFTs could be a viable technology only started to appear in 2003, with the reports on ZnO TFTs by Hoffman et al, Carcia et al.and Masuda et al.<sup>[11,12,34]</sup> Hoffman and Carcia reported fully transparent devices (comprising TCO-based electrodes), already allowing to obtain respectable performance, comparable and even surpassing in some aspects the one typically exhibited by a-Si:H and organic TFTs, mostly in terms of mobility, which could be as high as 2.5 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. However, the processing or post-processing temperatures of the semiconductor necessary to obtain good devices were still quite high, between 450-600 °C. But the work from Carcia et al.



showed that using r.f. magnetron sputtering to deposit ZnO, similar electrical properties could be achieved with room-temperature processing of the semiconductor layer, even if on this case fully transparent structures were not demonstrated. After 2004 several reports continued to appear on oxide semiconductor-based TFTs, bringing different innovations to this emerging area. Some of the most important achievements were: ZnO TFTs exhibiting improved device performance (mainly regarding mobility) while keeping low or even room temperature ZnO processing;<sup>[35–37]</sup> non-vacuum processes to produce the ZnO layers;<sup>[38]</sup> first simulations of ZnO TFTs assuming that their properties are largely dictated by the polycrystalline nature of ZnO:<sup>[39]</sup> new methods for extraction of mobility in ZnO TFTs;<sup>[40]</sup> fully transparent ZnO TFTs produced at room temperature:[13] application of ZnO TFTs as UV photodetectors;<sup>[41,42]</sup> exploration of SnO<sub>2</sub> TFTs<sup>[43]</sup> and use of In<sub>2</sub>O<sub>3</sub> or ZnO nanowires as channel layers.[25,44-46]

While most of the research work was being devoted to binary oxides such as ZnO,  $\rm In_2O_3$ 

or SnO<sub>2</sub>, Nomura et al. suggested in 2003 to use a complex InGaO<sub>3</sub>(ZnO)<sub>5</sub> (or GIZO) single-crystalline semiconductor layer in a TFT.<sup>[47]</sup> This layer was epitaxially grown on an yttria-stabilized zirconia substrate and allowed to obtain an impressive effective mobility of 80 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, turn-on voltage of -0.5 V and on/off ratio of 106. Even if a very high temperature of 1400 °C was necessary to attain this level of performance, this paper made history, since it proves that high-performance oxide semiconductor-based TFTs are a reality. And in fact, in the following year Nomura et al. presented a work that definitely evidenced the enormous potential of oxide semiconductors (and multicomponent oxides in particular) for TFT applications, by demonstrating a transparent TFT on a flexible substrate using near-room temperature processing (Figure 5).<sup>[10]</sup> For this end, they used a PLD deposited amorphous GIZO layer as the semiconductor. Even if the performance was far from the singlecrystalline TFTs presented by the same authors, a saturation mobility of 9 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, threshold voltage of 1–2 V and on/off ratio of 10<sup>3</sup> could still be achieved, mostly because the low sensitivity of these multicomponent oxides to structural disorder.

Nomura's work opened the door for an impressively growing number of publications in the next years (see Figure 10 related to the evolution of papers published per year in this topic) regarding the application of amorphous multicomponent oxides as channel layers in TFTs. Several combinations of cations with (n-1)d<sup>10</sup>ns<sup>0</sup> (n>4) electronic configuration<sup>[4]</sup> started to be used for this end, being ZTO,<sup>[48–51]</sup> IZO,<sup>[52–55]</sup> and GIZO<sup>[6,56–60]</sup> the most widely explored ones. With the continuous improvements verified on these devices, it is now common to obtain remarkable electrical properties, considerably superior to a-Si:H<sup>[61]</sup> or organic TFTs, such as mobilities above 10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, turn-on voltages close to 0 V, on/off ratio exceeding 10<sup>7</sup> and subthreshold swing of 0.20 V dec<sup>-1</sup>, with the indium-based semiconductors



www.MaterialsViews.com



**Figure 5.** a)  $I_D$ .  $V_D$  characteristics of a flexible substrate with transparent a-GIZO TFTs; Photograph of the flexible TFT sheet bent at R = 30 mm presented by Nomura et al. in 2004 (adapted from [10]).

having the added advantage of allowing for very low or even room temperature processing. In fact, nowadays the processing temperature of these TFTs is dictated not by the semiconductor layer, but rather by the dielectric. Furthermore, it is important to note that if flexible and fully transparent TFTs are envisaged, the optimization of highly conducting TCOs deposited near room temperature for application as source, drain and gate electrodes is also a crucial requirement.<sup>[62–65]</sup>

Another important aspect deals with dielectric materials. Besides the huge development made on oxide semiconductors the dielectric has been somehow forgotten or, at least, left on a second plane, despite being as important as the channel layer on a TFT as its properties determines the charge accumulation at the dielectric/semiconductor interface. However, the existence of defects at the interface, as well as within the dielectric itself limits to a large extent the device's static and dynamic performance and reliability, on parameters such as mobility, leakage current, and photo-stability under electrical stress. This last topic is critical, nevertheless it is not explored in detail in this review, as there is not yet a consensus about the origin of this instability. It is known that the photoreliability of oxide TFTs is mostly deteriorated by negative rather than by positive bias stress. Several degradation models have been proposed, including the trapping of photogenerated hole carriers,<sup>[66,67]</sup> the creation of ionized oxygen vacancies<sup>[68]</sup> and the photodesorption of oxygen molecules.<sup>[69]</sup> In addition, the photoreliability is affected by a large number of parameters such as device structure/layout, semiconductor/

dielectric material composition, passivation, among others, which limits a detailed analysis. A dedicated review on photo-stability should be taken into consideration in the future.

Based on all this, it seems that oxide semiconductors provide a solid and viable alternative for the present and future of TFTs, covering important drawbacks of the existing technologies, being a very attractive technology that allows for transparent, low cost, low temperature and high performance devices.

**Figure 6** shows a schematic of the main landmarks achieved with either generic TFTs or oxide based TFTs.

# 3. Device Structure and Operation

TFTs are three terminal field-effect devices, whose working principle relies on the modulation of the current flowing in a semiconductor placed between two electrodes (source and drain). A dielectric layer is inserted between the semiconductor and a transversal electrode (gate), being the current modulation achieved by the capacitive injection of carriers close to the dielectric/semiconductor interface, known as field effect.<sup>[26]</sup>

**Figure 7** shows the most common TFT structures. Depending if the source-drain are on opposite sides or on the same side of the semiconductor, the structures are identified as staggered and coplanar according to Weimer's definition.<sup>[70]</sup> Inside these, top- and

bottom-gate structures exist, depending on whether the gate electrode is on top or bottom of the structure.

Each of these structures presents advantages/disadvantages, largely dictated by the materials used to fabricate the TFTs. For instance, the staggered bottom-gate configuration is widely used for the fabrication of a-Si:H TFTs, due to easier processing and enhanced electrical properties. As a-Si:H is light sensitive, the usage of this configuration is advantageous for the application of these TFTs in LCDs, since the metal gate electrode shields the semiconductor material from the effect of the backlight present on these displays. On the other hand, a coplanar top-gate structure is normally preferred for poly-Si TFTs. This is mostly attributed to the fact that the crystallization process of the semiconductor material generally requires high temperatures that could degrade the properties of other materials (and their interfaces) previously deposited, being favoured if the semiconductor is a flat and continuous film without any layers beneath it. Furthermore, the fact that in bottom-gate structures (both staggered and coplanar) the semiconductor surface is exposed to air can bring undesirable instability effects but can also be explored as a way to easily modify its properties, for instance by the facilitated adsorption of impurities during annealing or plasma treatments in a suitable atmosphere.

The schematics in Figure 7 only show the fundamental layers of a TFT, but other layers can also be introduced for different purposes. As an example, in silicon technology it is common to use highly doped semiconductor layers at the source-drain



Figure 6. Main landmarks achieved with TFTs.

Staggered bottom-gate Staggered top-gate

**Figure 7.** Schematics showing some of the most conventional TFT structures, according to the position of the gate electrode and to the distribution of the electrodes relatively to the semiconductor.

regions, in order to form low-resistance contacts. Also, an insulating film is often deposited on top of the semiconductor layer in staggered bottom-gate structures. This can allow for more accurate etching of the source-drain electrodes, without damaging the semiconductor surface, i.e. act as an etch-stopper.<sup>[71,72]</sup> This insulating layer can also have interesting effects on semiconductor films that strongly interact with environmental species such as oxygen or moisture, which is reflected in large variations of the electrical properties exhibited by the TFTs. This is particularly relevant for some of the first semiconductors used in TFTs, such as CdSe, and also for oxide semiconductors. Additionally, the insulating layer on top of the TFT structure can work as an effective mechanical and chemical protection of the devices from subsequent processes, such as their integration with liquid crystal cells.<sup>[73]</sup>

TFTs are quite similar to other field-effect devices in terms of operation and composing layers, such as the well-known MOS-FETs used in high performance applications such as microprocessors or memories. However, important differences exist between these devices, some of them readily seen by inspecting their typical structures (**Figure 8**). First, while TFTs use an insulating substrate, normally glass, in MOSFETs the silicon

MOSFET TFT doped regions (optional in TFTs) doped regions (optional in TFTs) forming p-n junction Substrate Semiconductor Insulator Electrodes

Figure 8. Comparison between the typical structures of MOSFETs and TFTs.

Makrials Views

wafer acts both as the substrate and the semiconductor. Thus, higher performance naturally arises for MOSFETs, given that the electrons flow in a single crystalline semiconductor, rather than in a polycrystalline or amorphous one. Also, the temperatures involved in the fabrication of both devices are quite different: while processing temperatures exceeding 1000 °C are common for MOSFETs, for instance to create the dielectric layer, in TFTs they are limited by parameters such as the softening point of the substrate, which for most common glass substrates does not exceed 600-650 °C.<sup>[71]</sup> In addition, MOSFETs have p-n junctions at the sourcedrain regions, which are absent in TFTs. This is related with another important difference in device operation: even if both TFTs and MOSFETs rely on the field effect to modulate the conductance of the semiconductor close to its interface with the dielectric, in TFTs this is achieved by an accumulation layer, while in MOSFETs an inversion region has to

be formed close to that interface, i.e., a n-type conductive layer is created in a p-type silicon substrate.

The most important TFT static characteristics are extracted from the output and transfer characteristics shown in **Figure 9**a and b, respectively and are: mobility ( $\mu$ ), on/off ratio, turn-on voltage (V<sub>ON</sub>) and subthreshold swing (S).

 $On/off\ ratio$ : This is simply defined as the ratio of the maximum to the minimum  $I_D$ . The minimum  $I_D$  is generally given by the noise level of the measurement equipment or by the gate leakage current ( $I_G$ ), while the maximum  $I_D$  depends on the semiconductor material itself and on the effectiveness of capacitive injection by the field effect. On/off above  $10^6$  are typically obtained in TFTs and a large value is required for their successful usage as electronic switches;  $^{[74]}$ 

 $V_T/V_{ON}$ :  $V_T$  corresponds to the  $V_G$  for which an accumulation layer or conductive channel is formed close to the dielectric/semiconductor interface, between the source and drain electrodes (channel region). For an n-type TFT, depending upon whether  $V_T$  is positive or negative, the devices are designated as enhancement or depletion mode, respectively. Both types are useful for circuit fabrication, but generally enhancement mode is preferable, because no  $V_G$  is required to turn off the

transistor, simplifying the circuit design and minimizing power dissipation.<sup>[11]</sup> V<sub>T</sub> can be determined using different methodologies, such as linear extrapolation of the I<sub>D</sub>-V<sub>G</sub> plot (for low V<sub>D</sub>) or of the I<sub>D</sub><sup>1/2</sup>-V<sub>G</sub> plot (for high V<sub>D</sub>), V<sub>G</sub> corresponding to a specific I<sub>D</sub>, ratio of conductance and transconductance, among others.<sup>[75]</sup> Even if considering only one methodology, large ambiguity can arise on the determination of V<sub>T</sub> (for instance, by using different parameters in the linear fittings). The concept of V<sub>ON</sub> is largely used in literature, simply corresponding to the V<sub>G</sub> at which I<sub>D</sub> starts to increase as seen in a log



www.MaterialsViews.com



Figure 9. Typical a) output and b) transfer characteristics of a n-type oxide TFT.

 $I_D\text{--}V_G$  plot, or in other words, the  $V_G$  necessary to fully turn-off the transistor.  $^{[40]}$ 

Subthreshold swing (S): The inverse of the maximum slope of the transfer characteristic, it indicates the necessary  $V_G$  to increase  $I_D$  by one decade:

$$S = \left( \left. \frac{d \log(I_D)}{d V_G} \right|_{\max} \right)^{-1} \tag{1}$$

Typically, S << 1, around 0.10–0.30 V dec<sup>-1</sup> and small values result in higher speeds and lower power consumption.<sup>[74]</sup>

*Mobility* ( $\mu$ ): This is related with the efficiency of carrier transport in a material, affecting directly the maximum I<sub>D</sub> and operating frequency of devices.<sup>[76]</sup> In a material,  $\mu$  is affected by several scattering mechanisms, such as lattice vibrations, ionized impurities, grain boundaries and other structural defects.<sup>[76,77]</sup> On a TFT, since the movement of carriers is constrained to a narrow region close to the dielectric/semiconductor interface, additional sources of scattering should be considered, such as Coulomb scattering from dielectric charges and from interface states or surface roughness scattering.<sup>[77]</sup> Still, note that in a TFT  $\mu$  is modulated by V<sub>G</sub>, so scattering mechanisms become less relevant for particular bias conditions. Mobility of a TFT can be extracted using different methodologies. Following Schroder's nomenclature, one may have:<sup>[77]</sup>

*Effective mobility* ( $\mu_{eff}$ ): Obtained by the conductance (g<sub>d</sub>) with low V<sub>D</sub>:

$$\iota_{eff} = \frac{g_d}{C_i \frac{W}{L} (V_G - V_T)}$$
(2)

ŀ

*Field-effect mobility* ( $\mu_{FE}$ ): Obtained by the transconductance (g<sub>m</sub>) with low V<sub>D</sub>:

$$\mu_{EF} = \frac{g_m}{C_i \frac{W}{L} V_D} \tag{3}$$

*Saturation mobility* ( $\mu_{sat}$ ): Obtained by the transconductance with high V<sub>D</sub>:

$$u_{sat} = \frac{\left(\frac{d\sqrt{I_D}}{dV_G}\right)^2}{\frac{1}{2}C_i\frac{W}{L}}$$
(4)

Each methodology has its advantages and drawbacks. Even if  $\mu_{eff}$  includes the important effect of  $V_G$ , it requires the determination of  $V_T$  and is more sensitive to contact resistance (low  $V_D$ ). This last issue is also verified for  $\mu_{FE}$ , but  $\mu_{FE}$  does not require  $V_T$  and is easily calculated by the derivative of transfer characteristics, consequently it is a widely used parameter. Finally,  $\mu_{SAT}$  does not require  $V_T$  and is less sensitive to contact resistance. However, it describes a situation where the channel is pinched-off, i.e., its effective length is smaller than *L*, which is intrinsically not assumed by the classical model.<sup>[26]</sup>

Other methodologies can be found in literature, such as the average ( $\mu_{avg}$ ) and incremental ( $\mu_{inc}$ ) mobility proposed by Hoffman.<sup>[40]</sup> While the former provides an average value of all the carriers induced in the channel, the latter probes the mobility of carriers as they are incrementally added to the channel, providing valuable insights into carrier transport.

In most manuscripts only a peak value of  $\mu_{eff}$ ,  $\mu_{FE}$  or  $\mu_{sat}$  is presented. However, by plotting Equations 2, 3 or 4 as a function of  $V_G$  allows for a more complete understanding of the device physics, clearly showing effects such as mobility degradation due to contact resistance or increased interface scattering as  $V_G$  increases.

# 4. Recent Progress of n-Type Oxide TFTs

# 4.1. Historical Overview

The large number of research groups that are now working on transparent electronics have produced more than 541 papers between 2001 and 2010, which limits a precise and detailed analysis of the work. In order to have an idea about the scientific output in terms of papers produced, in the graphic of **Figure 10** we show the evolution of published papers between 2001 and 2010 only related to n-type oxide based TFTs. The bar chart is divided into three main categories function of the semiconductor channel layer: ZnO, GIZO and others including ZTO, ITO, IZO, IZTO, IGO and IHZO.

From the bar chart it is interesting to point out the sharp increase of publications appearing after 2006, reaching a total of 161 in 2009. In 2010 it was observed a small decrease



**Figure 10.** Number of oxide TFTs related papers published per year. In the legend S means "solution processed" (data compiled from refs. <sup>[66,78–276]</sup> only dealing with GIZO TFTs, the ones corresponding to solution process are in Tables 2a, b and c.

concerning the number of GIZO TFTs publications, but this could be associated to the fact that we have now industries starting producing displays using this technology, which pushes the researchers to investigate new materials as well as new technologies. From the graphic it is also interesting to see the evolution for solution processed TFTs especially after 2009 (a detailed analysis will be given in the next section).

From the analysis of roughly 200 papers published on GIZO TFTs two aspects can be highlighted: first, the leading deposition technique is sputtering (more than 90%), and secondly it is possible to grow GIZO TFTs at temperatures lower than 150 °C with acceptable electrical performance. Besides the common part associated with the channel layer material, it is very hard to compare the TFT characteristics since, the type of substrate and structures used are different. In some cases the channel layer is not patterned, the dielectric material and the interface are different and depending on the specific layout used we can have the source/drain electrodes completely overlapping the channel layer.<sup>[277]</sup> All these technological/geometry aspects will affect the electrical properties of the TFTs limiting a real comparison of devices produced in different laboratories, specially the figure of





merit: channel mobility. Besides that and since we do not want to repeat what is already published in some recent oxide based TFT reviews (<sup>[20,278,279]</sup>), we will present in this section a summary of the main achievements concerning n-type oxide TFTs. We have done an exhaustive survey at WOK from Thomson Reuters and have tried to include all the work published in this topic until the submission of this review (July 2011). If there is some work not included we would like to apologise the authors in advance. In the following paragraphs we will refer to the effect of chemical composition, electrical stability and passivation issues.

#### 4.2. Effect of Oxide Semiconductor Composition

Starting with the effect of GIZO composition on the TFTs electrical properties, some work was already been reported by Iwasaki et al.<sup>[60]</sup> and by Barquinha et al.<sup>[6]</sup> While Iwasaki used a combinatorial co-sputtering study with 3 oxide targets (ZnO, Ga<sub>2</sub>O<sub>3</sub> and In<sub>2</sub>O<sub>3</sub>), Barquinha et al. used specific GIZO target compositions. For this particular study the semiconductor layers were produced with an oxygen percentage of 0.4%, being the final devices annealed at  $T_A = 150$  °C. The devices, with a staggered bottom gate configuration, were produced on silicon substrates with 100 nm thick PECVD SiO<sub>2</sub>, using e-beam evaporated Ti-Au source/drain electrodes. Transfer characteristics are presented in **Figure 11** and **Figure 12** for binary/ternary and ternary/quaternary compounds, respectively, being the trends of  $\mu_{FE}$  and  $V_{ON}$  with composition shown in **Figure 13**.

The analysis of the data denotes significant differences and trends. Starting by the TFTs comprising binary compounds, large differences are obtained for In<sub>2</sub>O<sub>3</sub>, ZnO and Ga<sub>2</sub>O<sub>3</sub> devices. This is naturally related with the different electrical properties of the respective thin films. For these deposition conditions the carrier concentration (*N*) is  $\approx 10^{18}$  cm<sup>-3</sup> for In<sub>2</sub>O<sub>3</sub>, which renders the Fermi level (*E<sub>F</sub>*) to be very close to the conduction band minimum (CBM), making it impossible to deplete the semiconductor with reasonable *V<sub>G</sub>* values. Hence, even if a very large  $\mu_{FE}$  is achieved for the In<sub>2</sub>O<sub>3</sub> TFTs, due to the *E<sub>F</sub>* pinning above CBM as *V<sub>G</sub>* is increased, the devices are not usable as transistors, since they cannot be switched off. On the other hand, Ga<sub>2</sub>O<sub>3</sub> films have very large resistivity ( $\rho > 10^8 \Omega$  cm), presumably due to a very low *N* and large density of empty traps, in addition to the large bandgap, above 4 eV. This results in

Figure 11. Effect of oxide semiconductor target composition on the transfer characteristics of TFTs annealed at 150  $^\circ$ C: binary and ternary compounds.

**Figure 12.** Effect of oxide semiconductor target composition on the transfer characteristics of TFTs annealed at 150 °C: ternary and quaternary compounds. The effect of decreasing  $d_s$  from 40 to 10 nm for IZO 2:1 is also shown.



#### www.MaterialsViews.com

very poor device performance, with  $V_{ON} > 20$  V,  $\mu_{FE} \approx 0.02$  cm<sup>2</sup>  $V^{-1}$  s<sup>-1</sup> and large  $\Delta V_{ON}$ , above 6 V ( $\Delta V_{ON}$  is the shift of  $V_{ON}$ after measuring the transfer characteristics three consecutive times, giving a fast indication of how stable the transistors are), which is not improved even for  $T_A = 500$  °C. Matsuzaki et al. also reported similar characteristics for Ga<sub>2</sub>O<sub>3</sub> TFTs, with  $\mu_{inc} \approx$ 0.05 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and  $V_{ON} > 10$  V for  $T_A = 500$  °C.<sup>[280]</sup> ZnO seems to be the best binary compound for oxide TFT application, at least considering the range of deposition conditions used herein. In fact, close to 0  $V_{ON}$ , on/off exceeding 10<sup>6</sup> and  $\Delta V_{ON} \approx$ 1 V are achieved on these ZnO TFTs. Still, the small slope of the transfer characteristics is synonym of a relatively high S (0.90 V dec<sup>-1</sup>) and the low maximum  $I_D$  is indicative of a low  $\mu_{FE}$  $(1.6 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1})$ . Two reasons can be pointed as the main justification for the moderate performance of the ZnO TFTs: first,  $\rho \approx 10^7 \Omega$  cm, which is indicative of low N and/or large unfilled trap densities; second, the existence of grain boundaries, which are associated with depletion regions with high potential barriers that greatly affect the movement of free carriers.

Multicomponent amorphous oxides, in general, allow for considerably better TFT performance than binary compounds. Rather than having carrier transport limited by grain boundaries, in amorphous oxides carrier transport is mostly dictated by the potential barriers located around the CBM, associated with the structural randomness, which can easily be surpassed in properly processed films by increasing  $V_{G}$ . Furthermore, the relative proportion of the cations directly controls the background N within a broad range, which has direct implications on transistor performance. For IZO TFTs with In/(In + Zn) atomic ratios between 0.50 and 0.80 it is verified that the properties tend to get closer to the predominant binary compound, i.e., for In/(In + Zn) = 0.80 both  $I_D$  and  $\mu_{FE}$  are similar to In<sub>2</sub>O<sub>3</sub> TFTs, while for In/(In + Zn) = 0.50 the properties start to move away from those of In2O3 TFTs toward the ones of ZnO TFTs. Intermediate properties are obtained for In/(In + Zn) = 0.67. This means that N and  $\mu_{FF}$  get higher for increased indium content, but only the IZO 1:1 TFTs are able to present clear on- and off-states within the V<sub>G</sub> range used here. Considerably better

device performance is achieved using IGO<sup>[281]</sup> instead of IZO. This arises as a direct consequence of the strong bonds that gallium forms with oxygen,<sup>[282]</sup> suppressing the generation of free carriers and raising  $\rho$  relatively to IZO films. In fact, besides other important drawbacks of IZO such as increased light sensitivity, the difficulty in controlling the background N down to low values (at least <10<sup>16</sup> cm<sup>-3</sup>) in IZO makes researchers (and industry) move for materials such as GIZO to fabricate the active layers of TFTs. Still, note that the problem of high background N can be attenuated by decreasing the semiconductor thickness ( $d_s$ ): for instance, by using IZO 2:1  $d_s = 10$  nm rather than the "standard" 40 nm used for the oxide TFTs presented throughout this paper, the transistors can be fully switchedoff for  $V_G < -7$  V. This is justified by the fact that the depletion region created at the back (i.e., air exposed) surface of the active layer due to the interaction with environmental oxygen can be extended to the semiconductor/dielectric interface when a low *d*, is used.<sup>[283]</sup>

The effect of adding different amounts of gallium to IZO is shown in Figure 12. Given the stronger bonds of gallium with oxygen, background N decreases as gallium content in GIZO increases, resulting in a considerable shift of V<sub>ON</sub> toward more positive values. This is naturally advantageous for large In/ (In + Zn), since it permits the production of TFTs that clearly switch between off- and on-states. However, for smaller In/ (In + Zn), gallium incorporation can also lead to devices with considerably lower  $\mu_{FE}$  and higher  $V_{ON}$  and  $\Delta V_{ON}$ . This can be seen by comparing GIZO 2:4:2 with 2:2:1 and 2:2:2 compositions and is explained by the larger fraction of empty traps that need to be filled before  $E_F$  reaches CBM or above it for materials with lower background N. Additionally, since the ratio of In/ (In + Zn + Ga) starts to decrease, the higher structural disorder close to CBM increases the potential barriers that constrain the movement of free carriers, making the  $E_F$  shifting above CBM harder, as mentioned in the previous point. The trends verified for In/(In + Zn) in Figure 11 can also be observed in Figure 12, for fixed In/(In + Ga) atomic ratios (compare GIZO 2:2:1 with 2:2:2), although to a smaller extend than in gallium-free



**Figure 13.** a)  $\mu_{FE}$  and b)  $V_{ON}$  obtained for TFTs with different oxide semiconductor compositions, in the gallium-indium-zinc oxide system. Devices annealed at 150 °C, with  $\Re O_2 = 0.4\%$ .

materials, since the properties start to be essentially dominated by the gallium content when this element is present.

Naturally, all the compositional effects also depend on the remaining processing parameters and so the specific results presented here for a particular composition should not be taken as an entirely strict rule: in fact, a large number of reports regarding stable TFTs with close to 0  $V_{ON}$  exist in the literature, for compositions around 2:2:2 and 2:2:1.<sup>[72,284,285]</sup> Nevertheless, the overall trends verified here for IZO<sup>[286–288]</sup> and GIZO<sup>[58,60,289–291]</sup> devices were also verified by other authors.

Despite that the increase of  $V_G$  above  $V_{ON}$  leads invariably to the enhancement of  $\mu_{FE}$ , as predicted by conventional fieldeffect theory, the transconductance (hence  $\mu_{FE}$ ) is changed in different ways, depending on the composition and structure of the oxide semiconductor material. **Figure 14** illustrates this for GIZO 2:4:2 (amorphous) and ZnO (polycrystalline) TFTs, both having semiconductor layers deposited with  $\%O_2 = 0.4\%$ and subjected to  $T_A = 150$  °C. Given that the PECVD SiO<sub>2</sub> has a high breakdown voltage, the  $V_G$  range is extended for both cases in order to see all the  $\mu_{FE}$ – $V_G$  regimes.

For the GIZO TFT (Figure 14a) an almost abrupt increase of  $\mu_{FE}$  is verified after  $V_{ON}$ , given the small *S*. Physically,  $E_F$  is raised very quickly above CBM by  $V_G$ , since the trap density is very low and very large  $\mu_{FE}$  can be achieved when the small potential



Figure 14. Transfer characteristics and  $\mu_{FE}$ -V\_G plots measured for high V\_G for TFTs annealed at 150 °C, based on a) GIZO 2:4:2 and b) ZnO.



barriers associated with structural disorder are surpassed, which happens for  $V_G \approx 20\text{--}30$  V, where  $\mu_{FE}$  is maximum. As  $V_{C}$  gets higher than these values, the conductive channel is drawn closer to the GIZO/SiO2 interface, which contributes to increased scattering effects of the large density of induced charges, resulting in a decrease of  $\mu_{FE}$ .<sup>[26]</sup> An electron injection barrier at the source electrode may also contribute for this drop in  $\mu_{FE}$ , as proposed by Dehuff et al.<sup>[52]</sup> A considerably different  $\mu_{FE}$ -V<sub>G</sub> trend is observed for the ZnO TFT (Figure 14b). For this case the increase of  $\mu_{FE}$  with  $V_G$  occurs gradually, essentially due to the polycrystalline structure of ZnO with small grain sizes, hence large density of grain boundaries. Some models describe quite well the behaviour of polycrystalline TFTs, namely the one proposed by Levinson in 1982<sup>[292]</sup> and more recently the one of Hossain, specifically oriented for ZnO TFTs.<sup>[39]</sup> From these models it can be seen that the barrier height associated with the depletion regions at the grain boundaries is modulated by the total N, which has contributions both from the background N and from the charges induced by V<sub>G</sub>. Furthermore, for smaller grain sizes the width of the depletion regions can extend deep inside the crystallites and even overlap with adjacent depletion regions, resulting in very high  $\rho$ . For the ZnO TFTs presented in Figure 14b) the modulation of these effects by  $V_C$  should be dominant and overshadow ZnO/SiO2 interface scattering, even if V<sub>G</sub> is increased up to 100 V. Although measured in a smaller  $V_G$  range, Nishii et al. also obtained a similar  $\mu_{FE}$ - $V_G$ trend in ZnO TFTs.<sup>[35]</sup> For a large  $V_G$  range, saturation (and even decreasing) of mobility is observed by Hoffman for  $V_G > 70$  V, on ZnO TFTs produced on thermal SiO2.[40] Still, note that mobility is extracted by Hoffman using a different methodology, designated by incremental mobility, which probes the mobility of carriers as they are incrementally added to the channel, rather than averaging the mobility of all the carriers present in the channel for a given V<sub>G</sub>.<sup>[40]</sup> In fact, by using the more conventional "average mobility", physically similar to  $\mu_{FE}$ , mobility saturation is not achieved in Hoffman's paper. By plotting  $\mu_{inc}$ -V<sub>G</sub> for the data depicted in Figure 14b, saturation is still not obtained, which can be due to different ZnO processing conditions (plausible given the considerably higher  $\mu_{FE}$  achieved by Hoffman) and also to the effect of  $I_G$  that for the present PECVD SiO<sub>2</sub> starts to increase considerably for  $V_G > 70$  V.

Some comments should also be made regarding the other polycrystalline binary compound,  $In_2O_3$ . If the devices employing this semiconductor are annealed at a higher  $T_A$  to allow for complete crystallization, such as  $T_A = 300$  °C, intermediate properties to those observed in Figures 14a and b are observed. Although grain boundaries can still affect the movement of the free carriers, their effect should be considerably smaller, given the larger grain size and larger *N* of this material. Hence, in the unbiased state, most of the traps associated with grain boundaries can be compensated by the background *N*, leaving more of the  $V_G$  induced charges available to increase the transconductance.

#### 4.3. Electrical Stress Measurements

Stress measurements are crucial to understand instability mechanisms on devices as well as to predict if the technology is suitable to be used in integrated circuits. Hence, the dependence of



www.MaterialsViews.com



Figure 15.  $\Delta V_T$  obtained on gate-bias stress measurements during 5h, for oxide TFTs with different GIZO compositions, annealed at 150 °C.

GIZO composition on the electrical stability of oxide TFTs under gate-bias stress measurements was also studied, for GIZO layers with% $O_2 = 0.4\%$  and  $T_A = 150$  °C (Figure 15). Stress measurements were carried out by applying a constant  $V_G = 20$  V during 5 h, while keeping the source and drain electrodes grounded.

As happens with other semiconductor technologies,[293-295] reversible charge trapping at or close to the dielectric/semiconductor interface, resulting in a shift of  $V_T (\Delta V_T)$ , is the most frequent instability mechanism.<sup>[222,296–300]</sup> The same is verified here, with 2:2:2 and 2:2:1 GIZO compositions resulting in the most unstable devices, as would be predictable given the larger  $\Delta V_{ON}$ and hysteresis verified for these compositions. As mentioned in 4.2, as the ratio of In/(In+Zn+Ga) starts to decrease, higher structural disorder appears close to the CBM, which can give rise to trap states that degrade the stability. Nevertheless, regardless of composition, the initial properties can be recovered some hours after stress without any subsequent annealing treatment, which is consistent with conventional charge trapping mechanisms rather than defect state creation or ionic drift.<sup>[30,299,301,302]</sup> Note that the devices analyzed to compose Figure 15 were fabricated by employing the oxide semiconductor deposition conditions yielding the most stable devices. If these conditions or other device materials (such as the dielectric layer) are changed, a subsequent annealing treatment might be required to recover the initial properties of the transistors.<sup>[277,303]</sup>

Despite GIZO 2:4:1 and 2:4:2 compositions provide the best performing and more stable transistors, device stability can be greatly improved using a passivation layer on top of GIZO. In fact, different authors reported both improved stability (e.g.<sup>[298,301,304,305]</sup>) and process yield (e.g.<sup>[107]</sup>) when using proper passivation layers on oxide TFTs.

#### 4.4. Effect of Passivation Layer

**Figure 16** shows the transfer characteristics obtained for GIZO TFTs having different passivation layers, deposited using

REVIEN



Figure 16. Transfer characteristics obtained for GIZO TFTs with different passivation layers (adapted from [277]).

different techniques:  $SiO_2$  by e-beam evaporation and sputtering;  $MgF_2$  by e-beam evaporation and SU-8 by spin-coating.

The results can be understood by investigating the effects occurring at the air-exposed surface of GIZO. In a non-passivated oxide semiconductor oxygen is physisorbed at the back surface, creating acceptor-like surface states that attract electrons from the semiconductor, giving rise to a depletion region in the semiconductor that can even extend from the air-exposed surface to the dielectric/semiconductor interface. If a passivation layer is placed on top of the air-exposed surface, oxygen adsorption is inhibited, and depending on the passivation material and its deposition technique, an accumulation layer can even be formed at the semiconductor/passivation interface for instance, if metal cation-oxygen bonds are broken during deposition<sup>[74,306,307]</sup> or if the passivation layer has a large density of positive charges. Based on this background, vacuum deposition techniques (e-beam and sputtering) result on the largest negative shifts of V<sub>ON</sub> after passivation, since some oxygen from GIZO's back surface can be removed during pump down time. Additionally, the intense substrate bombardment occurring during sputtering can break weak metal cation-oxygen bonds, generating oxygen vacancies that increase N. This was in fact observed by different authors when exposing a GIZO surface to reactive ion etching (RIE) or to N2 and NH3 plasma treatments.<sup>[72,306,308]</sup> Hence, the biggest variations occurring after passivation are verified for sputtered SiO<sub>2</sub>, then for e-beam SiO<sub>2</sub> and MgF<sub>2</sub>. The effect of  $T_A = 300$  °C is also shown for MgF<sub>2</sub>, being possible to switch off the transistors for  $V_G < -7.5$  V. Despite the largely negative V<sub>ON</sub>, MgF<sub>2</sub> passivated devices also exhibit a negative shift of  $V_{ON}$  in consecutive transfer characteristics measurements, as well as counter clockwise hysteresis, suggesting that ionic drift mechanisms can be present in the device.<sup>[30,309,310]</sup>

SU-8, an epoxy-based negative chemically amplified resist that is commonly used for the fabrication of high aspect ratio features,<sup>[311]</sup> provides the best device performance. To a large extent, this can be justified by the non-vacuum deposition technique (spin-coating), without physical substrate bombardment.



**Figure 17.**  $\Delta V_T$  vs stress/recovery time obtained from constant  $I_D$  stress measurements of GIZO TFTs with and without SU-8 passivation,%O<sub>2</sub> = 0.4% and  $T_A$  = 200 °C (adapted from [312]).

Even if SU-8 passivated TFTs without a subsequent annealing process exhibit a large negative  $V_{ON}$  ( $\approx -10$  V), the performance is significantly improved after  $T_A = 200$  °C. At this stage, cross-linking of the SU-8 layer is fully achieved (confirmed by FTIR analysis) and remaining H<sup>+</sup> ions available at the passivation layer (due to the decomposition of the photoacid generator present in SU-8), close to its interface with GIZO, can probably capture some electrons from GIZO, re-establishing a depletion layer close to the back surface of GIZO.

SU-8 passivation also provides a remarkable improvement on the stability of the devices, as shown in **Figure 17**, where results for constant  $I_D$  stress measurements for passivated and non-passivated devices are plotted.

A small and recoverable  $\Delta V_T = 0.46$  V could be obtained after 24h of stress at  $I_D = 10 \ \mu$ A for the SU-8 passivated GIZO TFTs. The improvement over non-passivated devices should again be related with the GIZO's back surface, where a barrier is formed by the passivation layer, inhibiting oxygen adsorption/desorption processes that are known to be potentiated when ZnObased materials are subjected to electric fields.<sup>[313]</sup> On the contrary, in non-passivated devices, oxygen can be adsorbed as the stress measurement progresses, widening the depletion layer close to the back surface and raising  $V_T$ . Improvements on the stability of passivated oxide TFTs are also reported in literature, for instance by Cho et al. and Levy et al.<sup>[298,304]</sup>

# 4.5. Effect of Dielectric Material

The stability and overall performance of a TFT also depend to a great extent on the dielectric layer. The results presented above refer to an optimized PECVD  $SiO_2$  process at 400 °C, but if low-temperature electronics are envisaged, alternative dielectrics and/or processing techniques need to be used. Chemically deposited organic dielectrics are being investigated for oxide TFTs with very promising results, but generally their growing and/or curing process is slow and/or requires high



temperatures.<sup>[314,315]</sup> Physical routes like sputtering are another possibility for low-temperature dielectric fabrication, but generally the low sputtering rates of dielectrics requires the usage of highly-energetic deposition processes (for instance, high power and/or low deposition pressure) that can negatively affect the growing films and their interfaces. Hence, materials with a high dielectric constant (high- $\kappa$ ) are preferable, given that the increased capacitance can compensate the higher density of interface traps, decreasing S and the operating voltage.<sup>[30]</sup> Still, most of the high- $\kappa$  dielectrics present at least two issues that can degrade performance and stability of oxide TFTs: (i) hey exhibit a polycrystalline structure and a rough surface, which can contribute to reduced reliability, since grain boundaries act as preferential paths for impurities diffusion and leakage current, and degraded interface properties<sup>[30,316]</sup> and (ii) high- $\kappa$  dielectrics generally have lower  $E_{G}$  and smaller band offsets relatively to the semiconductor than conventional SiO2 or SiNy:H, leading to a low breakdown voltage and high leakage current  $(I_{C})$ .<sup>[317]</sup>

Multicomponent and/or stack dielectrics, composed by mixtures of high- $\kappa$  (e.g. Ta<sub>2</sub>O<sub>5</sub> or HfO<sub>2</sub><sup>[318,319]</sup>) and high- $E_G$  (e.g. SiO<sub>2</sub> or Al<sub>2</sub>O<sub>3</sub>) have been studied to solve these issues. Most of these materials can remain amorphous even at temperatures exceeding 500 °C, preserving an overall high- $\kappa$  and improving the band offsets relatively to the semiconductor. Some relevant results regarding the integration of multicomponent/stack dielectric with oxide semiconductor technology are provided in ref<sup>[81]</sup>.

At CENIMAT|I3N we have been studying both Ta- and Hfbased dielectrics for integration with GIZO TFTs. **Figure 18** shows transfer characteristics of GIZO TFTs employing sputtered SiO<sub>2</sub>, Ta<sub>2</sub>O<sub>5</sub> and co-sputtered Ta<sub>2</sub>O<sub>5</sub>-SiO<sub>2</sub> (denoted as TSiO) dielectrics, being the final devices annealed at 150 °C.<sup>[303]</sup> Sputtered SiO<sub>2</sub> results in poor overall device performance, with a low  $\mu_{FE}$  ( $\approx 1 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ) and high *S* ( $\approx 1 \text{ V} \text{ dec}^{-1}$ ). Even if Ta<sub>2</sub>O<sub>5</sub> can provide considerably improved performance, its low *E*<sub>G</sub> and poor band offset relatively to GIZO result in a low yield/reproducibility and large off-currents. By using co-sputtered TSiO a



**Figure 18.** Transfer characteristics of GIZO TFTs using sputtered  $SiO_2$ ,  $Ta_2O_5$  and co-sputtered TSiO dielectrics. Devices annealed at 150 °C (adapted from [303]).

**IDVANCED** 



www.MaterialsViews.com

good compromise between the lower off-current of SiO<sub>2</sub> and lower S and higher  $\mu_{FE}$  of Ta<sub>2</sub>O<sub>5</sub> are obtained.

But even with TSiO, a narrow band offset is obtained with GIZO, making the reliability and reproducibility of GIZO TFTs using this dielectric an issue, being frequent to find in one substrate several devices with shorted-gates or, in less extreme cases, devices with large electrical properties variations, namely in their off-current. Hence, even if some TSiO-based TFTs can sustain repeated and severe stress tests, such as constant  $I_D$  = 10 µA during 24h,<sup>[303]</sup> multilayer dielectrics composed by TSiO stacked between two thin layers (≈20 nm) of SiO<sub>2</sub> (denoted by S-TS-S) are being investigated. Even if hysteresis is slightly increased for the multilayer structures when compared with TSiO (mostly due to the non-optimized SiO<sub>2</sub>/GIZO interface), the reproducibility, reliability and overall transistor performance are significantly improved by using the multilayer structure (Figure 19). This is due to the fact that the material in contact with GIZO is now a high- $E_C$  dielectric with a large conduction band offset with GIZO and also due the existence of discontinuities or interfaces between the different layers composing the dielectric that prevent the easy flowing of charges through the overall structure. For these devices,  $\mu_{FF} = 12.7 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ,  $V_{ON} =$ -0.4 V,  $on/off = 3 \times 10^8$  and S = 0.20 V dec<sup>-1</sup> are obtained. The dominant instability mechanism on these devices appears to be charge trapping at or close to the dielectric/semiconductor interface, resulting in a reversible  $\Delta V_T \approx 5$  V after 12 h with  $I_D$ = 10 µA.

A multilayer approach was also used to improve the properties of Hf-based dielectrics. GIZO TFTs employing HfO2 dielectric exhibit a sharp increase of  $I_G$  for  $V_G > 5$  V (Figure 20a). The small range of usable  $V_G$  and lack of reliability/reproducibility of HfO2-based TFTs might be associated with the higher bombardment effects during film growth (higher  $P_{rf}$  than Ta<sub>2</sub>O<sub>5</sub>), which can broaden the band-tails and decrease the band-offsets with GIZO, and also with the polycrystalline structure of sputtered HfO<sub>2</sub> films. But similarly to what was observed for tantalum-based dielectrics, a multilayer stack with a HfO<sub>2</sub>-SiO<sub>2</sub> layer between two thin layers of SiO<sub>2</sub> (overall stack denoted by S-HS-S) results in considerably improved electrical properties, with a very low  $I_G$  that allows obtaining on/off exceeding 10<sup>9</sup>. Besides that, S-HS-S-based TFTs exhibit  $\mu_{FE} = 17.0 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ,  $V_{ON}$  = 1.2 V and S = 0.22 V dec<sup>-1</sup>. Although the  $\Delta V_T$  under constant  $I_D$  stress measurements is higher than for transistors with S-TS-S, charge trapping is again the only significant instability mechanism verified, being the initial properties of the devices fully recoverable after 48h recovery time (Figure 20b).

An improvement of performance and stability of oxide TFTs with hafnium-based multilayer dielectrics was also verified by Chang et al. and Lee et al.,<sup>[219,320,321]</sup> by showing that ZnO TFTs employing an Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> dielectric exhibit a considerable suppression of charge trapping, traduced in lower hysteresis and lower  $\Delta V_T$  than similar TFTs with HfO<sub>2</sub>.

### 4.6. Solution-Based TFTs

Following Moore's law the number of transistors per microelectronic chip has doubled every 18 months. Nevertheless the cost of a chip per unit of area has remained relatively static



Figure 19. Electrical properties obtained for GIZO TFTs with S-TS-S dielectric: a) transfer characteristics; b) output characteristics; c) transfer characteristics evolution during constant  $I_{\rm D}$  stress measurements. Devices annealed at 150 °C.

for the last three decades. This leads to the developing of new and inexpensive technologies, like for example printing technologies. Current methods for the production of functional inorganic electronic devices are based on the sequential deposition, patterning, and etching of selected semiconducting, conducting, and insulating materials. These sequential processes generally involve multiple photolithography and vacuum-deposition processes, which contribute to their high manufacturing costs. Direct printing of inorganic materials offers the possibility of depositing thin films using a direct additive patterning processes that enables the fabrication of high-performance and ultralow-cost electronics.





**Figure 20.** Electrical properties obtained for GIZO TFTs with Hf-based dielectrics: a) transfer characteristics for HfO<sub>2</sub> and S-HS-S devices; b) transfer characteristics evolution for S-HS-S TFTs during constant  $I_D$  stress measurements. Devices annealed at 150 °C.

Although many soluble organic semiconductors have been explored for this purpose, their functional performance generally falls short of expectation, in addition to other process issues. Low mobility, low current density, process-dependent performance variations and reliability issues are among the critical deficiencies with these materials, turning them inappropriate for applications like for example TFTs for active matrix backplanes for displays. On the other hand, inorganic semiconductors are the basis for almost all-high performance microelectronic devices. For example they can have intrinsic mobilities of ~1000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, with lifetimes over 50 years and clock speeds beyond 1 GHz.

Ink-jet printing of inorganic materials for the formation of active devices is relatively new compared to the research done with respect to organic materials. To date, only a handful of inorganic materials have been ink-jet printed, primarily because of the difficulty in preparing ink-jet-printable precursors. Printing of functional inorganic materials is a challenging task with respect to processability and materials performance,



www.MaterialsViews.con

Figure 21. Comparison between printing process and conventional microelectronic technology as well as the costs (normalized) associated to each process.

especially for TFTs. There are many advantages to employing ink jet printing for electronic circuits: it is a digital process, no masks or screens are necessary; it is an additive process, materials are applied only where desired and it is a non-contact process, the print nozzles do not contact the substrate, preserving delicate surfaces.

Figure 21 compares the cost reduction between ink-jet and conventional microelectronic technologies, where a reduction of 64% is achieved by using for example direct printing.

The first efforts to print an electronic device backs to 1967, when Sihvonen et al.<sup>[322]</sup> inspired by the recent work reported by Weimer, has demonstrated the possibility to make an insulated gate field effect transistor (he call them *Graphic Active Devices–GAD's*) with all the materials printed: semiconductor based on CdS:CdSe inks; dielectric based on silicate cements and electrodes based on a Hg:In paste-like. Although these preliminary results were not spectacular (see **Figure 22**), this work can be considered as a landmark in the printed electronics history.

Printed electronics is today an emerging disruptive technology which has made an impressive progress specially in the last 10 years, in particular for: (i) the field-effect mobility of solution-processed organic TFTs has increased to levels exceeding those of amorphous silicon TFTs (~1 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>);<sup>[19,323,324]</sup> (ii) the performance of polymer LEDs is surpassing that of fluorescent tubes<sup>[325]</sup> and (iii) the efficiency of printed organic solar cells is reaching levels of 5–8%.<sup>[326]</sup>

Ink-jet of inorganic materials for making active devices was relatively rare compared to organic materials, mainly due to



www.MaterialsViews.com



**Figure 22.** a) Examples of the tested insulated gate field effect devices used by Sihvonen et al. and b) Output characteristic of a device using an inorganic ink-dielectric layer (adapted from [322]).



Figure 23. Solution type and coating methods used for solution-processed TFTs.

the difficulty in preparing ink-jet printable precursors.<sup>[327]</sup> Some efforts have been done in the last five years and basically two main routes have been followed: nanoparticles and molecular precursor approach. Concerning the coating method for a solution process the most used are: spin-coating; printing (ink-jet, micro contact, among others) and chemical bath deposition (see **Figure 23**).

Concerning the nanoparticle approach, usually the devices present some instability due to the large surface area of the nanoparticles. In opposition, the molecular precursors approach has the advantage of mixing different metal precursors in the same solution.

Although the possibility to deposit inorganic semiconducting films directly from a solution to achieve high levels of device performance was already reported in 2001

by Ohya et al.,<sup>[328]</sup> it is still challenging to obtain high mobility semiconductor layers at low temperatures. In their work the TFT mobility was  $0.2 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  and the on/off ratio was  $10^7$ , but for a very high  $T_A$ , in the order of 900 °C. More recently, Adamapoulos et al.<sup>[329–331]</sup> succeed to increase the channel mobility of Li-doped ZnO TFTs processed at a temperature of 400 °C for values higher than 85 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> using ambient spray pyrolysis and blends of precursor solutions based on zinc and lithium acetates (Figure 24). They use a bottom gate configuration and a high/ $\kappa$  dielectric based on ZrO<sub>2</sub> oxide layer also deposited by spray pyrolysis. Despite the fact that the semiconductor channel layer is not patterned, which in some cases over estimates the channel mobility,<sup>[332,333]</sup> these results evidence the potentialities of a very simple and low cost technology for device and circuit applications, whose main bottleneck is still the process temperature that limits the type of substrates that can be used. In 2007 Chang et al.<sup>[334]</sup> and Lee et al.<sup>[327]</sup> reported ZTO and IZO by spin coating respectively, at temperatures of 600 °C.



**Figure 24.** a) Contour plot of the field-effect electron mobility as a function of channel length (L) and the [Li+1]/[Zn+2] molar mass ratio;<sup>[330]</sup> b) Transfer characteristic (linear  $V_D = 0.2$  V and saturation  $V_D = 3.5$  V) and c) Output characteristics of bottom-gate, top-contact TFTs with channel width W = 500  $\mu$ m and channel length L = 20  $\mu$ m, fabricated with Li-doped ZnO films on a 126 nF cm<sup>-2</sup> ZrO<sub>2</sub> dielectric (adapted from [331]). The inset shows the TFT architecture used.



Table 2a. Previous work on solution-processed ZnO oxide semiconductors.

| Material | Process                     | Temp<br>[ °C] | Mobility<br>[cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | On/off                           | Reference | Year |
|----------|-----------------------------|---------------|----------------------------------------------------------------|----------------------------------|-----------|------|
| ZnO      | Chemical bath               | 900           | -                                                              | -                                | [328]     | 2001 |
| ZnO      | Spin coating                | 700           | 0.2                                                            | 10 <sup>7</sup>                  | [11]      | 2003 |
| ZnO NR   | Spin coating                | 230           | 0.6                                                            | 105                              | [341]     | 2005 |
| ZnO NR   | Spin coating                | 230           | 1.4                                                            | 10 <sup>5</sup> -10 <sup>6</sup> | [342]     | 2006 |
| ZnO      | Chemical bath               | 100           | 0.25                                                           | 10 <sup>5</sup>                  | [343]     | 2006 |
| ZnO      | Spin coating                | 500           | 5.25                                                           | 10 <sup>5</sup>                  | [344]     | 2007 |
| ZnO      | Chem. Bath<br>Dep.          | 700           | 3.5                                                            | 10 <sup>5</sup>                  | [345]     | 2007 |
| ZnO NR   | Spin coating                | 270           | 1.2                                                            | 10 <sup>6</sup>                  | [346]     | 2007 |
| ZnO NW   | Ink-jet                     | 250           | 2-4                                                            | 104                              | [347]     | 2007 |
| ZnO NW   | -                           | -             | 1175                                                           | 10 <sup>7</sup>                  | [348]     | 2007 |
| ZnO      | Spin coating                | 70            | 0.56                                                           | 104                              | [349]     | 2007 |
| ZnO      | Spin coating                | 400           | 1.63                                                           | 10 <sup>6</sup>                  | [74]      | 2008 |
| ZnO      | Ink.jet and<br>Spin coating | 500, 300      | 6.1-IJ, 3.1SC                                                  | 10 <sup>6</sup>                  | [350]     | 2008 |
| ZnO NP   | DC, SC                      | 150           | $1.02\times10^{-3}$                                            | -                                | [351]     | 2008 |
| ZnO NP   | Spin coating                | 150           | $8.4	imes10^{-3}$                                              | 10 <sup>4</sup>                  | [74]      | 2008 |
| ZnO-Zr   | Spin coating                | 300           | $4.2	imes10^{-3}$                                              | -                                | [352]     | 2008 |
| ZnO      | Spray                       | 400           | 15                                                             | 10 <sup>6</sup>                  | [329]     | 2009 |
| ZnO      | Spin coating                | 500           | 5.26                                                           | -                                | [353]     | 2009 |
| ZnO      | Spin coating                | 200           | 1.1                                                            | 10 <sup>3</sup>                  | [354]     | 2009 |
| Li-ZnO   | Spin coating                | 550           | 3.07                                                           | 10 <sup>7</sup>                  | [355]     | 2009 |
| ZnO NP   | Spin coating                | 200           | $1.2\times10^{-5}$                                             | 10 <sup>3</sup>                  | [356]     | 2009 |
| Li-ZnO   | Spray                       | 400           | 54                                                             | 10 <sup>7</sup>                  | [330]     | 2010 |
| ZnO      | Spin coating                | 200           | 0.39                                                           | 10 <sup>6</sup>                  | [357]     | 2010 |
| ZnO      | Spin coating                | 500           | 1.29                                                           | 10 <sup>7</sup>                  | [358]     | 2010 |
| ZnO      | Spin coating                | 90            | 7.53                                                           | 104                              | [359]     | 2010 |
| ZnO QD   | Spin coating                | 600           | 0.28                                                           | 10 <sup>5</sup>                  | [360]     | 2010 |
| ZnO NP   | Spin coating                | 500           | 0.1                                                            | 10 <sup>5</sup>                  | [361]     | 2010 |
| Li-ZnO   | Spin coating                | 400           | 0.31                                                           | 10 <sup>3</sup>                  | [362]     | 2011 |
| ZnO      | Spray pyrolysis             | 370           | 24                                                             | -                                | [363]     | 2011 |
| ZnO NR   | -                           | 450           | 8.5                                                            | 104                              | [364]     | 2011 |
| ZnO      | Spray pyrolysis             | 400           | 85                                                             | 10 <sup>6</sup>                  | [331]     | 2011 |

NP-Nanoparticles; NW-Nanowires; NR-Nanorods; QD-Quantum dots

| Material         | process      | Temp<br>[°C] | Mobility<br>[cm² V <sup>-1</sup> s <sup>-1</sup> ] | On/off          | Reference | Year |
|------------------|--------------|--------------|----------------------------------------------------|-----------------|-----------|------|
| ZTO              | Spin coating | 600          | 16                                                 | 105             | [334]     | 2007 |
| SnO <sub>x</sub> | Ink-jet      | 500          | 3.62                                               | 10 <sup>3</sup> | [365]     | 2007 |
| IZO              | Spin coating | 600          | 16                                                 | 10 <sup>4</sup> | [327]     | 2007 |
| ZTO              | Spin coating | 500          | 1.1                                                | 10 <sup>6</sup> | [366]     | 2008 |
| $In_2O_3$        | Spin coating | 400          | 43.7                                               | 10 <sup>6</sup> | [367]     | 2008 |
| IZO              | Spin coating | 500          | 7.3                                                | 107             | [368]     | 2008 |
| ZTO              | Spin coating | 500          | 5                                                  | 10 <sup>8</sup> | [369]     | 2009 |



They obtained mobilities of 16 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> using a bottom gate configuration and a 100 nm thick thermally grown  $SiO_2$  dielectric on top of a silicon substrate.

More recently and due to the superior electrical properties of GIZO TFTs, in 2009 the first reports on solution-based GIZO TFTs start to appear (see Table 2c and Figure 25). From these results we would like to highlight the work of Yang et al.<sup>[335,336]</sup> where they report NP-GIZO TFTs using the hydrothermal method (180 °C @ 10 atm) to transform a solution type metal hydroxide into an oxide nanoparticle gel. After dispersing and spin coating the solution a post-bake at 95 °C was used. They got mobilities of 7.65 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and on/off ratios of 107. In the same year Navak et al.<sup>[337]</sup> present high performance a-GIZO TFTs obtained by sol-gel spin coating technique. A  $\mu_{FE} = 5.8$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> ( $\mu_{sat} =$ 9.6 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>) with an on/off ratio of  $5 \times 10^7$ and subthreshold swing of 0.28 V dec<sup>-1</sup> were obtained.

So far, these methodologies have focused on the use of metal acetates, nitrates and halides in coordinating solvents and generally they require elevated temperatures, usually higher than 400 °C to complete precursor decomposition and avoid undesirable contamination of the semiconductor, which is incompatible with the use of plastic substrates and in some cases due to the different thermal expansion coefficients cracking could occur. Taking this into account, Banger et al.<sup>[338]</sup> have recently discovered a novel precursor approach to obtain ternary and quaternary oxide semiconductors, that is based on the use of organic-inorganic metal alkoxide precursors able to produce dense amorphous films. This approach allowed demonstrating for the first time solution-processed films of InZnO and InGaZnO that have comparable electronic performance as sputtered films, i.e., mobilities ~10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and similar threshold voltage stability with process temperatures as low as 230 °C (see Figure 26). This so called "sol-gel on chip" method allows a controlled low-temperature processing from metal alkoxide precursors that, without mediated hydrolysis, decompose only at higher temperatures.

In 2011 Kim et al.<sup>[339]</sup> succeed to produce  $In_2O_3$ , ZTO and IZO TFTs by solution process at a temperature as low as 200 °C by using a clever and new self-energy generating combustion chemistry. The main advantage of this technique is the possibility to perform the chemical reactions at a much lower temperature since the precursor is optimized www.MaterialsViews.com

#### Table 2b. Continued

| Material | process      | Temp<br>[ °C] | Mobility<br>[cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | On/off          | Reference | Year |
|----------|--------------|---------------|----------------------------------------------------------------|-----------------|-----------|------|
| ZTO      | Spin coating | 500           | 14.1                                                           | 10 <sup>8</sup> | [370]     | 2009 |
| ZTO      | Ink-jet      | 500           | 0.6                                                            | 10 <sup>6</sup> | [369]     | 2009 |
| IZTO     | Ink-jet      | 600           | 30                                                             | 10 <sup>6</sup> | [371]     | 2009 |
| ZTO      | Ink-jet      | 600           | 1.02                                                           | 10 <sup>7</sup> | [372]     | 2009 |
| AIO      | Spin coating | 350           | 19.6                                                           | -               | [373]     | 2009 |
| IZTO     | Ink-jet      | 600           | 30                                                             | 10 <sup>6</sup> | [374]     | 2009 |
| ZTO-Zr   | Spin coating | 500           | 4.02                                                           | 10 <sup>6</sup> | [375]     | 2010 |
| ZTO      | Spin coating | 500           | 27.3                                                           | 10 <sup>7</sup> | [376]     | 2010 |
| ZTO      | Ink-jet      | 500           | 4.98                                                           | 10 <sup>9</sup> | [377]     | 2010 |
| IZO      | Spin coating | 450           | 6.57                                                           | 10 <sup>9</sup> | [378]     | 2010 |
| Mg-IZO   | Spin coating | 450           | 2.7                                                            | 10 <sup>8</sup> | [360]     | 2010 |
| Al-ITO   | Spin coating | 500           | 13.3                                                           | 10 <sup>7</sup> | [379]     | 2010 |
| IZTO     | Spin coating | 400           | 90                                                             | 10 <sup>5</sup> | [380]     | 2010 |
| Sc-IZO   | Spin coating | 500           | 2.06                                                           | 10 <sup>7</sup> | [381]     | 2010 |
| Hf-IZO   | Spin coating | 500           | 1.94                                                           | 10 <sup>6</sup> | [382]     | 2010 |
| ZTO      | Ink-jet      | 300           | 1.8                                                            | 10 <sup>7</sup> | [383]     | 2011 |
| ZTO      | Spin coating | 500           | 6.77                                                           | 10 <sup>8</sup> | [384]     | 2011 |
| IZO      | Spin coating | 230           | ~10                                                            | 10 <sup>8</sup> | [338]     | 2011 |
| AIO      | Spin coating | 250           | 2.37                                                           | 10 <sup>6</sup> | [385]     | 2011 |
| IGO      | Spin coating | 400           | 0.87                                                           | 10 <sup>3</sup> | [386]     | 2011 |
| IZTO     | Spin coating | 600           | 4.36                                                           | 10 <sup>5</sup> | [387]     | 2011 |
| ZTO      | Spin coating | 500           | 2.5                                                            | 10 <sup>8</sup> | [388]     | 2011 |
| Zr-ZTO   | Spin coating | 500           | 4.02                                                           | 10 <sup>6</sup> | [389]     | 2011 |
| ZTO      | Spin coating | 500           | 0.76                                                           | 10 <sup>6</sup> | [390]     | 2011 |
| ZTO      | Spin coating | 250           | 1.76                                                           | 10 <sup>7</sup> | [339]     | 2011 |

| Material  | Process         | Temp ( °C)      | Mobility | On/off          | Reference | Year |
|-----------|-----------------|-----------------|----------|-----------------|-----------|------|
| GIZO      | Spin coating    | 400             | 2        | 105             | [391]     | 2009 |
| GIZO      | Spin coating    | 400             | 1.25     | 10 <sup>6</sup> | [289]     | 2009 |
| GIZO      | Spin coating    | 400             | 0.05     | 10 <sup>4</sup> | [392]     | 2009 |
| GIZO      | Dip Coating     | 500             | 0.1-0.4  | 10 <sup>6</sup> | [393]     | 2009 |
| GIZO      | Spin coating    | 450             | 0.96     | 10 <sup>6</sup> | [394]     | 2009 |
| GIZO      | Ink-jet         | 450             | 0.03     | 104             | [395]     | 2009 |
| GIZO      | Spin coating    | 95-hydrothermal | 7.65     | 10 <sup>7</sup> | [336]     | 2010 |
| GIZO      | Spin coating    | 95-hydrothermal | 2.3      | 10 <sup>6</sup> | [335]     | 2010 |
| GIZO      | Spin coating    | 400             | 0.85     | 10 <sup>6</sup> | [396]     | 2010 |
| GIZO      | Spin coating    | 400             | 5.8      | 10 <sup>7</sup> | [397]     | 2010 |
| GIZO      | gravure printed | 550             | 0.81     | 10 <sup>6</sup> | [379]     | 2010 |
| GIZO      | Spin coating    | 600             | 1.3      | 10 <sup>4</sup> | [358]     | 2010 |
| GIZO      | Spin coating    | 500             | 0.5-2    | 10 <sup>7</sup> | [398]     | 2010 |
| GIZO      | Spin coating    | 600             | 6.4      | 10 <sup>7</sup> | [399]     | 2011 |
| GIZO      | Ink-jet         | 500             | 1.4      | 10 <sup>7</sup> | [400]     | 2011 |
| GIZO      | Spin coating    | -               | 0.24     | -               | [401]     | 2011 |
| GIZO SWNT | Spin coating    | 450             | 0.17     | 10 <sup>4</sup> | [402]     | 2011 |

for auto-combustion, a reaction that generates heat by its strong exothermic nature. In this way the oxide formation is done at low heating temperatures, which leads to the complete removal of organic constituents. The self-generated heat of synthesis provides a localized energy supply (similar to a laser annealing), eliminating the need for high, externally applied processing temperatures (see schematics in Figure 27). In this study they use a redox based combustion synthetic approach using as fuel acetylacetone or urea and nitrates as oxidizers. This group succeed to produce a flexible printed In<sub>2</sub>O<sub>3</sub> TFT with a mobility of 6 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> for  $T_A = 200$  °C on transparent polymer substrates (Figure 28).

Taking into account the increased interest associated to solution-processed TFTs, associate, **Figure 29** represents the evolution in the number of papers, where a visible increase is obtained especially for the last 2 years. Papers published until July 2011 are also presented.

Tables 2 summarize published work on solution-processed TFTs since 2001. We have decided not to include the values for  $V_{\rm th}$  and subthreshold swing due to the lack of data.

As a general trend, it can be seen that multicomponent oxides such as ZTO and IGZO lead to the best overall performance, with some of the results obtained in TFTs already approaching the ones typically obtained when using physically deposited semiconductors. Even if the processing temperatures are in most of the cases relatively large (>400 °C), there is an increasing number of works where lower temperatures are being used, in some cases around 100 °C, potentiating the use of low cost and flexible substrates in association with printed electronics.

# 4.7. p-Type Metal Oxide Based TFTs: Emergent Devices

The enormous success of n-type oxide semiconductors and its application to TFTs has motivated the interest in p-type oxide based semiconductors also to be applied to TFTs. However, until now there is no report about p-type oxide TFTs with performance similar to that of n-type oxide TFTs. P-type oxide TFTs are mainly limited by the low hole mobilities since the mobility of valence band derived carriers is generally lower than that of conduction band derived carriers, as in the case of n-type conductivity. In fact comparing to what happened in organic TFTs we are facing exactly the same but in an opposite





www.MaterialsViews.com



Figure 25. a) Cross sectional SEM image of GIZO (311) TFT; b) Transfer and c) Output characteristics of GIZO TFTs with different compositions (adapted from [337]).



Figure 26. a) Photograph of a transparent, hydrolysed films; b) Transfer and c) Output characteristics of IZO TFTs produced under hydrolysed conditions (adapted from [338]).



**Figure 27.** Schematic comparison of the decomposition profile of a combustion precursor and conventional sol-gel reaction (adapted from [340]).

way, since most of organic TFTs reported in the literature are p-type<sup>[403–406]</sup> while the oxide ones are n-type. Organic materials have been studied for more than 50 years and the significant improvements in the semiconducting properties associated to the discovery of electroluminescence in organic diode structures make these materials as excellent candidates for low-cost electronic and optoelectronic structures.<sup>[407,408]</sup> One of the main advantages of organic materials are the low temperature fabrication which allow lightweight flexible displays. Even though organic TFTs have been the topic of intense research for the past few decades, the overall performance parameters are still poor compared to oxide materials, namely the low mobilities  $(< 2 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1})^{[409]}$  poor stability and device-to-device variability as well as improved performance, processability, and environmental stability to oxygen and moisture. Moreover, the n-type organic semiconductors have much lower mobilities (10<sup>-2</sup> to  $10^{-1}$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>)<sup>[323,410–412]</sup> limiting their field of applications, such as in CMOS.

www.MaterialsViews.com



**Figure 28.** a) Optical photograph of a flexible combustion-processed  $In_2O_3$  device on Acrylite (30 nm Al gate electrode/41 nm a-alumina dielectric, the inset shows an optical image of an ink-jet printed Al/41 nm a-alumina dielectric; b) output characteristics and c) transfer characteristics (adapted from [339]).



**Figure 29.** Number of solution-processed oxide TFTs related papers published per year. The data was taken from Tables 2a,b, and c.

Achieving high performance p-type oxide TFTs (that have an advantage over n-type TFTs since the TFT supplies hole current for the anode of the organic light emitting device [OLED] without affecting the drain current in the saturation mode) will definitely promote a new era for electronics in rigid and flexible substrates, away from silicon. Moreover, it will shape the electronics of tomorrow by allowing the production of complementary metal oxide semiconductors (CMOS), a key device to fuel the microelectronics revolution in the so-called technologies of information and communication, by allowing the use of highly compact circuits with low power consumption.

At present, almost all reported oxide TFTs are based on n-channel devices.<sup>[20,278]</sup> For p-type oxides, carrier conduction path (valence band) is mainly formed from the oxygen p asymmetric orbitals, which severely limit the carrier mobility. So, p-type oxides have very low carrier mobility compared to their n-type counterparts, which is the main obstacle in obtaining high performance p-channel oxide TFTs. Recently much attention has been given to Cu based semiconductors, of which the

delafossite family  $CuMO_2$  (M = Al, Ga, In, Y, Sc, La, etc.) is the most important. The simple binary oxides based on ZnO and NiO have also been studied as promising p-type semiconductors, but without relevant results until now.

In the following sections the discussion will be focused on the present available data on two emergent and promising p-type TFTs based on copper oxide and tin monoxide.

### 4.7.1. Copper Oxide

The first evidence of the semiconductor properties in a metal oxide was done on copper oxide, more precisely Cu<sub>2</sub>O, cuprous oxide, in 1917 by Kennard et al.<sup>[413]</sup> (Figure 30a). Solid-state devices based on Cu<sub>2</sub>O semiconductors are known for more than 90 years even before the era of germanium and silicon devices. Rectifier diodes based on this semiconductor were used industrially as early as  $1926^{[414]}$  (Figure 30b) and most of the theory of semiconductors was developed using the data on Cu<sub>2</sub>O devices.<sup>[415–417]</sup>

Oxides of copper are known to show p-type conductivity and are attracting renewed interest as promising semiconductor materials for a wide range of optoelectronic devices. There are two common forms of copper oxide: cuprous oxide or cuprite (Cu<sub>2</sub>O) and cupric oxide or tenorite (CuO). **Figure 31** shows a comparison between these two compounds in terms of optical properties and crystal structure.

Both the CuO (monoclinic) and Cu<sub>2</sub>O (cubic) are p-type semiconductors with a band gap of 1.9–2.1 and 2.1–2.6 eV respectively<sup>[418]</sup> and in some experimental conditions Cu<sub>2</sub>O shows mobilities exceeding 100 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>.<sup>[419–422]</sup> Besides that, Cu<sub>2</sub>O was regarded as one of the most promising materials for application in solar cells<sup>[28,423,424]</sup> due to its high-absorption coefficient in the visible region, non-toxicity, abundant availability, and low-cost production.<sup>[425]</sup> The potential for solar cell application have been recognized since 1920, nevertheless at that time and until the beginning of space explorations, the energy production from the sun by photovoltaic effect was just a curiosity.

The p-type character of  $Cu_2O$  is attributed to the presence of negatively charged copper vacancies ( $V_{Cu}$ ), which introduce an acceptor level at about 0.3 eV above the valence band



Figure 30. a) Evidence of the photo electromotive effect on Cu<sub>2</sub>O. A series of readings of the potential at intervals of a minute, the dotted line marked L showing the periods of illumination. Apparently illumination produces, besides the sudden effect, a slow drift of potential followed by recovery in the dark but lagging by 2-3 minutes (adapted from<sup>[413]</sup>); b) Example of the first rectifier assembly. A is oxidized surface of copper strip; C is the piece of lead used for contact; B is mica insulation; and F is terminal connected to mother copper (adapted from [414]).

(V<sub>B</sub>).<sup>[426]</sup> It was also proposed by some authors a co-existence of both intrinsic, acceptor and donor levels with a ratio slightly larger than 1 and less than 10.<sup>[427,428]</sup> The nature of the donor levels is not completely clear being even controversial, where the simplest candidates are oxygen vacancies.<sup>[429]</sup> In contrast to the majority of metal oxides, in which the top of V<sub>B</sub> is mainly formed from localized and anisotropic O 2p orbitals which leads to a low hole mobility due to hopping conduction, here the top of the V<sub>B</sub> is composed of fully occupied hybridized orbitals (Cu 3d and O 2p) with Cu d sates dominating the top of the  $V_{B}.^{\left[ 430\right] }$  Figure 32a illustrates the chemical bond between an oxide ion and a cation that has a closed-shell electronic configuration; Figure 32b shows a pictorial representation of the most important defects in Cu<sub>2</sub>O and Figure 32c reveals the simple electronic model proposed by Brattain,<sup>[427]</sup> consisting of a compensated semiconductor with one acceptor level at 0.3 eV and a deep donor level at 0.9 eV from  $V_B$ .

High quality Cu<sub>2</sub>O thin films have been grown by several methods, like sputtering,<sup>[432-435]</sup> pulsed laser deposition,<sup>[436-438]</sup>



Figure 31. Copper (I) oxide or cuprous oxide is one of the principal oxides of copper. The compound can appear yellow or red, depending on the size of the particles. Cu<sub>2</sub>O crystallizes in a cubic structure. Copper (II) oxide or cupric oxide belongs to the monoclinic crystal system. It is a black solid with an ionic structure.

molecular beam epitaxy,<sup>[439]</sup> electrochemical deposition,<sup>[440-443]</sup> sol-gel,<sup>[444]</sup> plasma evaporation,<sup>[445]</sup> chemical vapour deposi-tion<sup>[446]</sup> and thermal oxidation.<sup>[425,447,448]</sup> Among all these methods sputtering is a relatively cost effective process that can be used for large area deposition and thermal oxidation is the simplest, inexpensive and most conventional method to obtain copper oxide. It is well known that Cu oxidizes easily at low temperatures. This characteristic has impeded the application of Cu in integrated circuits. However, the high oxidation rate of Cu and high reduction rate of its oxides at low temperature can be exploited for some potential applications, as we will present in this paper.

Despite the high quality of CuO thin films with mobilities it has been difficult to produce TFTs with high channel mobilities. TFTs prepared from Cu<sub>2</sub>O have shown very poor performance (field-effect mobilities and on/off current ratio were below 1 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and 10<sup>2</sup> respectively), mainly because of the difficulty of controlling the hole density in the channel layer.<sup>[431]</sup>

Generally in order to achieve high quality Cu<sub>2</sub>O thin films the depositions involve high substrate temperatures, which is always higher than 500 °C. Recently it was shown by Li et al.<sup>[419]</sup> that it is possible to grow high quality Cu<sub>2</sub>O thin films by reactive magnetron sputtering using a Cu target at temperatures in the order of 200 °C followed by a thermal treatment of 600 °C. In this work the authors found that with the introduction of a buffer layer the crystallinity increases associated to an increase in the grain size and under oxygen optimum growing conditions they achieved mobilities in the order of 256 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> with a hole concentration of  $10^{14}$  cm<sup>-3</sup> as it is shown in Figure 33.

One of the first reports on p-type oxide based TFTs was proposed by the Wager's group using as channel layer a  $CuZnO_x$ 



www.MaterialsViews.com



Figure 32. a) Chemical bond between an oxide ion and a cation that has a closed-shell electronic configuration; b) representation of the more important defects in Cu<sub>2</sub>O; c) a simple electronic model proposed by Brattain, with a compensated semiconductor with one acceptor level at 0.3 eV and a deep donor level at 0.9 eV from  $V_{\rm B}$  (adapted from [431]).



Figure 33. Mobility (a) and resistivity and hole density (b) of  $Cu_2O$  thin films with LTB-Cu<sub>2</sub>O as a function of oxygen flow rates.<sup>[419]</sup>

semiconductor<sup>[30]</sup> (Figure 34). This device shows poor performance with a very high ON voltage ( $\approx$ -60 V) and a low channel mobility ( $\approx$ 0.01 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>). Since V<sub>ON</sub> is so large, the pinch-off condition was not achieved so that this device exhibits a "soft" saturation. Other detrimental features of this device include requiring an extremely high post-deposition annealing temperature of 800 °C which limits the use of low cost substrates and the fact that the channel layer is not completely transparent.

In the same year Matsuzaki et al.<sup>[420]</sup> reported TFT using single phase Cu<sub>2</sub>O films grown by pulsed laser deposition at



Figure 34.  $I_D - V_D$  curves for a p-channel TFT employing CuZnO<sub>x</sub> as the channel layer and a thermal SiO2-silicon substrate bottom gate. The channel layer is subjected to a post-deposition furnace anneal in air at 800 °C in air. For this device,  $V_{ON} \approx -60$  V,  $\mu_{INC} \approx 0.01$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, and W/L = 5 (adapted from [30]).

700 °C on MgO substrates. Even though the hole mobility was very high (~90 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>), the performance of the integrated TFTs were quite moderate (Figure 35). They have obtained mobilities of 0.26 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and an on/off ratio lower than one order of magnitude. In order to investigate the origin of the obtained poor mobility, they subject the films to a post-deposition annealing under various oxygen partial pressures.[449] From optical measurements it was revealed that subgap states exist in all the films and their amounts were increased by post deposition annealing irrespective to the oxygen partial pressure used. These subgap states were observed even for the best film with an estimated defect density >10<sup>18</sup> cm<sup>-3</sup>. This value explains consistently the small field-effect mobility observed in these Cu<sub>2</sub>O TFTs. The types of defects are mainly oxygen vacancies and the appearance of the CuO phase.

Two years later in 2010 Fortunato et al.<sup>[431]</sup> demonstrated the possibility to produce p-type transparent oxide semiconductors based on Cu<sub>2</sub>O by reactive magnetron sputtering at



Figure 35. Transfer characteristic  $I_D\text{--}V_G$  of Cu\_2O channel TFT at  $V_D=-6~V$  (adapted from [420]).

room temperature followed by a thermal treatment at 200 °C. The Cu<sub>2</sub>O films are polycrystalline presenting a strong orientation along the (111) plane. After annealing in air at 200 °C for 10 hours, the Hall mobility was improved from 0.65 to 18.5 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, which is associated with an increase of the grain size, from 8.30 to 15.72 nm. Concerning the optical properties, the p-type films present  $E_{op} \approx 2.34$  eV and the films have an average transmittance around 85%, between 400 and 2000 nm for a thickness of 40 nm. Bottom gate p-type TFTs with Cu<sub>2</sub>O channel layer present a  $\mu_{FE} \approx 1.2 \times 10^{-3}$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, an on/off modulation ratio of  $2 \times 10^2$  and a V<sub>T</sub> of –12.0 V as indicated in Figure 36.

Also in 2010 Sung et al.<sup>[450]</sup> have produced Cu<sub>2</sub>O thin films deposited at room temperature using rf magnetron sputtering. For annealing temperatures higher than 200 °C a transformation to a CuO phase is observed. The obtained optical bandgaps of the Cu<sub>2</sub>O and CuO were 2.44 and 1.41 eV, respectively. Bottom gate structured TFTs fabricated using CuO layers operated in a p-type enhancement mode with an on/off ratio of ~10<sup>4</sup> and field-effect mobility of 0.4 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> (Figure 37).

The paper from Zou et al.<sup>[451]</sup> presented p-type TFTs based on CuO and Cu<sub>2</sub>O with improved properties and in particular a mobility and on/off ratio of 4.3 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and 3 × 10<sup>6</sup> respectively, which re-opens the study on this semiconductor with almost 100 years. The films were grown on SiO<sub>2</sub>/Si substrate by pulsed laser deposition under different substrate temperatures using a top-gate structure with a high- $\kappa$  HfON as gate dielectric. The improved TFT mobility results from the decreased scattering of both the ionized defects and the grain boundary for Cu<sub>2</sub>O channel films, which is also revealed by the low subthreshold, swing of 0.18 V dec<sup>-1</sup> (**Figure 38**).

**Table 3** summarizes the results achieved on p-type oxide TFTs as reported in the literature, concerning the technique, the deposition/annealed temperature, substrate/dielectric material, channel mobility and on/off ratio.

The obtained values for the channel mobility are much lower than that of the corresponding films, indicating that a high density of traps exists in the film channel or/and the channel/gate dielectric interface. Thus, trap states were still formed even in the high mobility films independent of the impurity phases.



www.MaterialsViews.com

**Figure 36.** a) Output characteristics ( $I_D-V_D$ ); b) Transfer characteristics ( $|I_D-V_D|$ ) at  $V_D = -5 V$  (left axis) and  $\mu_{FE}$  as a function of  $V_G$  (right axis), for a typical Cu<sub>2</sub>O TFT produced at room temperature and annealed in air at 200 °C. The inset shows the structure of the bottom gate TFT (adapted from [431]).

We consider that extra trap states would be formed by slight nonstoichiometry of  $Cu_2O$  or induced by the device fabrication process, e.g., by ion bombardment and/or plasma reduction during deposition of the other device layers.

Nevertheless, Cu<sub>2</sub>O is a promising channel material for p-type oxide TFTs in the future. It is expected that further improvements on the electrical properties of the Cu<sub>2</sub>O TFTs can be obtained if the device structure and processing conditions are optimized. The low temperature process combined with the good electrical performance of the devices at this early research stage opens new doors for the future optimization of p-type oxide-based devices and for their integration in CMOS structures allowing their use in flexible, low cost and transparent electronic circuits. As it was written by Wager in his book Transparent Electronics:<sup>[30]</sup> "The development of robust p-type semiconductors for use as channel materials in TFTs remains a considerable challenge, where considerable material development in needed before high performance devices can be realized."

Besides the physical techniques mentioned in the description above I would like to emphasize that, low cost p-type TFTs based on  $Cu_2O$  can be produced. Figueiredo et al. deposited thin films of Cu by e-beam evaporation at room temperature<sup>[425]</sup> followed by thermal oxidation at different temperatures in air. They www.MaterialsViews.com



**Figure 37.** a) Drain current-drain voltage  $I_D$ -V<sub>D</sub> characteristics of a thinfilm transistor based on an active layer of the postannealed CuO at 300 °C. The gate voltage, V<sub>G</sub> varied from 0 to 40 V in steps of 10 V and b) the source-to-drain current,  $I_D$  as a function of gate voltage, V<sub>G</sub> at a fixed drain voltage of -10 V measured in air (adapted from [450]).

found that the cubic Cu phase of the as deposited films changes into single cubic Cu<sub>2</sub>O phase for annealing temperatures below 300 °C and changes to monoclinic CuO phase at higher temperatures, which is in accordance with previous results.<sup>[454,455]</sup> The films with dominating Cu<sub>2</sub>O phase show p-type conductivity. Based on these results a p-type TFT was produced and the preliminary results are presented in **Figure 39**.

The poor electrical properties obtained for these TFTs are related to the several micro-structural defects that occur during oxidation. The Cu ions migrate from Cu toward oxygen/Cu<sub>2</sub>O interface with the formation of a porous layer.<sup>[456]</sup> This was con-



**Figure 38.** Transfer characteristics of p-channel Cu<sub>2</sub>O TFTs with W/L =  $500/20 \mu$ m. V<sub>G</sub> was swept from -3 to 3 V at V<sub>D</sub> = 3 V (adapted from [451]).

firmed by atomic force microscopy (AFM) for an oxidized film and a  $Cu_2O$  film grown by rf magnetron sputtering, where the surface roughness increases from 4.6 nm to 18.2 nm (Figure 40).

Another example using thermal oxidation of copper was presented by Han et al.<sup>[457]</sup> where a Cu wire is used for making a Cu<sub>2</sub>O-Cu field effect transistor as it is indicated in **Figure 41**. The inner core Cu wire and outer shell Cu<sub>2</sub>O film were used for the gate and channel respectively, and a Schottky barrier at Cu/Cu<sub>2</sub>O was used for gate diode in the metal semiconductor field effect transistor. This particular cylindrical layout of the device can play the role of a fibber of the textile and the transistor therefore can serve as the fundamental building block for future e-textile.

#### 4.7.2. Tin Monoxide

Tin oxides are known to be wide band gap oxide semiconductors and are present into two well-known forms: tin monoxide SnO and tin dioxide SnO<sub>2</sub>. SnO<sub>2</sub> (and impurity doped SnO<sub>2</sub>) is a typical functional material with multiple applications including transparent conducting oxides,<sup>[458,459]</sup> low emission windows coatings<sup>[460]</sup> and solid state gas sensing material.<sup>[461]</sup> In contrast, the physical properties of SnO have not been well explored. SnO<sub>2</sub> has a tetragonal structure and the unit cell contains two tin and four oxygen atoms. Each tin atom is at the centre of six oxygen atoms placed approximately at the corners of a regular octahedron, while each oxygen atom is surrounded by three tin atoms at the corners of an equilateral triangle. SnO

Table 3. State of the art concerning oxide p-type TFTs based on Cu oxide for the last 3 years.

| Channel layer     | Technique        | T <sub>dep</sub> /T <sub>post</sub> | Substrate - Dielectric                | $\mu$ [cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | On/off           | Reference                             | Year |
|-------------------|------------------|-------------------------------------|---------------------------------------|----------------------------------------------------------|------------------|---------------------------------------|------|
| Cu <sub>x</sub> O | PLD <sup>+</sup> | 700                                 | MgO-Al <sub>2</sub> O <sub>x</sub>    | 0.26                                                     | 6                | Matsuzaki et al. <sup>[420,449]</sup> | 2008 |
|                   | rf sputtering    | RT/200                              | Si-SiO <sub>2</sub>                   | 0.4                                                      | 104              | Sung et al. <sup>[450]</sup>          | 2010 |
|                   | PLD              | 500                                 | Si/SiO <sub>2</sub> - HfON            | 4.3                                                      | $3	imes10^{6}$   | Zou et al. <sup>[451]</sup>           | 2010 |
|                   | rf sputtering    | RT/200                              | Glass-ATO*                            | $1.2 \times 10^{-3}$                                     | $2 \times 10^2$  | Fortunato et al.[431,452]             | 2010 |
|                   | PLD              | 500                                 | Si/SiO <sub>2</sub> -HfO <sub>2</sub> | 2.7                                                      | $1.5	imes10^{6}$ | Zou et al. <sup>[453]</sup>           | 2011 |

<sup>+)</sup>PLD-Pulsed Laser Deposition; <sup>\*)</sup>ATO - superlattice of Al<sub>2</sub>O<sub>3</sub> and TiO<sub>2</sub>.



p-type region 10<sup>3</sup> Resistivity (Ω·cm) 10 Carrier Concentration 10<sup>2</sup> Resistivity Mobility (cm<sup>2</sup>V<sup>1</sup> Carrier C 10 Mobility 10<sup>19</sup> 10-3 10<sup>17</sup> 10 10<sup>15</sup> 10-7 200 300 400 Oxidation temperature (°C) (a) 0 5 V -5 V -500p -15 V I<sub>D</sub> (A) -25 V -1n -35 V -2n -45 V -30 -25 -20 -15 -10 -5 0 V<sub>D</sub>(V) (b)

Figure 39. a) Dependence of the resistivity of  $Cu_xO$  films as a function of oxidation temperature; b) p-type TFT with  $Cu_2O$  channel layer oxidized in air at 200 °C.

has a specific electronic structure associated with the presence of divalent tin, Sn(II), in a layered crystal structure. The unit cells of  $SnO_2$  and SnO are shown in **Figure 42**.

 $SnO_2$  is an intrinsic n-type semiconductor and the electrical conduction results from the existence of defects, which may act as donors or acceptors. These defects are generally due to oxygen vacancies or interstitial tin atoms and are responsible for making electrons available at the conduction band.

In the past decades, due to its technological applications SnO have been used in a variety of applications like: anode materials for lithium rechargeable batteries,<sup>[462,463]</sup> coatings,<sup>[464]</sup> catalysts for several acids<sup>[465]</sup> and precursor for the production of SnO<sub>2</sub>.<sup>[466]</sup> Recently, SnO has been received a



Figure 40. Surface roughness measured by AFM for a) a  $Cu_2O$  thin film grown by rf magnetron sputtering and b) a  $Cu_2O$  obtained by thermal oxidation of a Cu thin film.



**Figure 41.** Schematic of  $Cu_2O$  transistor on Cu wire. Inner core Cu wire and outer shell  $Cu_2O$  film are used for the gate and channel, respectively. Source and drain pads are made by Pt by thermal evaporation, and the source and drain interconnection is made by cross-woven Cu wire, adapted from [457].



Figure 42. Unit cell of the crystal structure of SnO<sub>2</sub> and SnO.

particular attention because of the difficulty in obtaining stable and high quality p-type semiconductors based on ZnO,<sup>[467]</sup> NiO<sup>[468,469]</sup> and Cu<sub>2</sub>O.<sup>[470]</sup> It was demonstrated by Togo et al.<sup>[471]</sup> that the p-type conductivity of SnO mainly originates from Sn

vacancies.

TFTs based on p-type  $\text{SnO}_x$  are expected to fulfill these requirements due to the particular nature of band structure. Contributions from Sn 5s states to valence band maxima (VBM) could offer appreciable hole mobility in this material, without using a high processes temperature. The comparison between the band structure of  $\text{SnO}_2$  and SnO is presented in **Figure 43**. In the case of SnO the top of the valence band consist of hybridized orbital of O 2p and Sn 5s.



www.MaterialsViews.com



**Figure 43.** Comparison between the band structure of  $SnO_2$  and SnO. In the case of SnO the top of the valence band consist of hybridized orbital of O 2p and Sn 5s.

The first p-type oxide based TFT was made in 2008 by Ogo et al.<sup>[472]</sup> using SnO as channel layer. The films were grown epitaxially on (001) yttria-stabilized zirconia at a substrate temperature of 575 °C by pulsed laser deposition. The films exhibit a Hall mobility of 2.4 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at room temperature. Top-gate TFTs, using the epitaxial SnO channels, exhibited field-effect mobilities of 1.3 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, on/off current ratios of 10<sup>2</sup> and a threshold voltage of 4.8 V. In **Figure 44** we present the output and the transfer characteristics of this TFT. The TFTs operate in the depletion mode. The large off current associated to the depletion mode operation is attributed to the large hole density (>10<sup>17</sup> cm<sup>-3</sup>).



Figure 44. a) Output characteristics and b) field effect mobility in the linear region ( $\mu_{in}$ ) as a function of V<sub>G</sub> (adapted from [472]).

ADVANCED MATERIALS www.advmat.de

In the same year two more papers were reported by  $Ou^{[473]}$  et al. and Dhanajay et al.<sup>[474]</sup> SnO<sub>2</sub> was used for the channel semiconductor, deposited by reactive thermal evaporation at room temperature, followed by a post annealing in air at 100 °C. They used a bottom gate structure with SiO<sub>2</sub> thermally grown on Si wafer as dielectric layer and by tuning the post deposition temperature it is possible to control the electrical performance of the TFTs, specially the threshold voltage. The TFTs annealed at 100 °C present an on/off ratio of 10<sup>3</sup>, field effect mobility of 0.011 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, a threshold voltage of 30.4 V and subthreshold swing of 2 V dec<sup>-1</sup>

(Figure 45). The interface trap density at the semiconductor/ dielectric interface obtained for this TFT was  $8.1 \times 10^{11}$  cm<sup>-2</sup> which is very high, explaining the low value of channel mobility. The threshold voltage can be tuned using different post deposition temperature annealing and an inverter structure comprising two SnO<sub>2</sub> TFTs annealed at different temperatures was constructed. The obtained gain was calculated by differentiating the voltage transfer curve and it was found to be around 2.8. The same authors have also reported a hybrid complementary inverter composed with a p-SnO<sub>2</sub> and a n-In<sub>2</sub>O<sub>3</sub> TFTs with an output gain of 11.<sup>[474]</sup>

In 2010 several reports on p-type SnO TFTs from Japan, Korea, Portugal and China have been published. Lee et al.<sup>[475]</sup> reported p-type TFTs by using a tin monoxide film deposited by vacuum thermal evaporation. The as deposited film showed as amorphous phase, and a polycrystalline tin monoxide was obtained by post annealing at 310 °C for 1 h in argon environment. They have fabricated bottom gate, bottom contact structure TFTs on heavily doped silicon wafers with a thermally grown silicon oxide layer. The TFTs performances are moderate, achieving an on/off ratio of 10<sup>2</sup> and a field effect mobility of  $4 \times 10^{-5}$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>.

In the same year Liang et al.<sup>[476]</sup> reported p-type TFTs using amorphous SnO thin films deposited by electron beam



**Figure 45.** Drain current as a function of drain voltage at various gate voltages for the top-contact  $SnO_2$  TFTs (adapted from<sup>[473]</sup>).



**ADVANCED** 

www.advmat.de

Figure 46. The characteristics of drain-source current ( $I_D$ ) vs drain-source ( $V_D$ ) for the TFT with the SnO channel annealed at 400 °C (adapted from [476]).



**Figure 47.** a) Typical output characteristic of SnO p-channel TFT (gate voltage is varied from 0 to -50 V in -10 V steps); b) TFT SEM cross-section where it is clearly shown all the constituent layers.



www.MaterialsViews.com

**Figure 48.** a) Output characteristics ( $I_D$ - $V_D$ ) and; b) Transfer characteristics ( $II_D$ - $V_G$ ), for a SnO<sub>x</sub> p-type paper transistor produced at room temperature and annealed in air at 160 °C.

evaporation at room temperature followed by a rapid thermal annealing treatment in an argon atmosphere. Bottom gate TFTs using 100 nm SnO thick as channel layer have been deposited on top of SiO<sub>2</sub>/Si substrates. The subthreshold swing, on/off ratio and field effect mobility are 11 V dec<sup>-1</sup>,  $2 \times 10^2$ , -3.5 V and 0.87 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> respectively (**Figure 46**).

Another p-type SnO TFT was reported in the same year by Yabuta et al.<sup>[477]</sup> Polycrystalline SnO thin films was used for the channel semiconductor by conventional rf sputtering with a subsequent annealing treatment. Bottom gate TFTs were fabricated using as dielectric layer a thin film of SiN<sub>x</sub> formed by plasma enhanced chemical vapour deposition on n<sup>+</sup>-Si. The TFTs exhibit an on/off ratio and field effect mobility of 10<sup>2</sup> and 0.24 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, respectively. The authors have also demonstrated in this report that oxidation of the SnO films decrease hole density and produce n-type SnO<sub>2</sub>.

Fortunato et al. reported  $\text{SnO}_x$  TFTs deposited on glass substrate by rf magnetron sputtering at room temperature, followed by a rapid annealing at 200 °C. The SnO films present a polycrystalline structure composed with a mixture of tetragonal  $\beta$ –Sn and  $\alpha$ –SnO phases, after annealing at 200 °C. These films exhibit



a hole carrier concentration in the range of  $\approx 10^{16} - 10^{18}$  cm<sup>-3</sup>; electrical resistivity between  $10^{1}$ – $10^{2}$   $\Omega$  cm; Hall mobility around 4.8 cm<sup>2</sup> V<sup>-i</sup> s<sup>-1</sup>; optical band gap of 2.8 eV and average transmittance ≈85% (400 to 2000 nm). Bottom-gate TFTs were fabricated using 30 nm thick  $\alpha$ -SnO films as semiconductors, while the gate dielectric was a stacked multilayer of Al<sub>2</sub>O<sub>3</sub> and TiO<sub>2</sub> (ATO) with 220 nm thick deposited on a glass coated with a 200 nm thick Indium Tin Oxide (ITO) film, acting as gate electrode. For the source-drain electrodes Ti/Au (8/50 nm thick) films were e-beam evaporated. The TFTs present a field-effect mobility above 1 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and an on/off modulation ratio of 10<sup>3</sup>. More recently by controlling the SnO oxidation state it was possible to obtain TFTs with improved performance:[478] saturation mobility of 4.6 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and on/off ratio above  $7 \times 10^4$ , which are the highest values achieved so far in any p-channel oxide TFT (Figure 47).

In order to prove the feasibility of producing p-type oxide TFTs at room or/and low temperature we have produced a p-type paper-transistor using as dielectric layer a flexible cellulose sheet of conventional paper, based on a new concept "Paper Electronics - Paper-e" proposed by E. Fortunato et al. in 2008,<sup>[2,479,480]</sup> where the paper sheet works simultaneously as the substrate and the dielectric layer.

Figures 48a and b show the  $I_D-V_D$  and  $|I_D-V_G|$  characteristics of a paper p-type SnO transistor after annealing in air at 160 °C.

The obtained electronic performances of the p-type papertransistor do not differ significantly when the cellulose fibber is used as dielectric. The main difference is related to the on/off



**Figure 49.** a) shows an optical photograph of a p-type paper transistor; b) architecture of the paper transistor; c) scanning electron microscopy cross section image of the gate electrode  $(|ZO^{[481,482]})$  and d) with a higher magnification to see the detail of the good step coverage of the oxide semiconductor over the cellulose fibbers.

ratio, one order of magnitude lower, mainly related to the fact that cellulose fibbers have a typically open structure (macroporosity), which limits the off current.

**Figure 49**a and b show a photograph and a schematic of the paper transistor, respectively. In Figures 49c and d we can see a scanning electron microscopy cross-section image of the gate electrode (IZO) deposited on one side of the cellulose paper. We can also observe the good step coverage of the IZO film along the cellulose fibbers.

In 2011 Nomura et al.<sup>[483]</sup> report the first ambipolar oxidebased TFT using an SnO channel semiconductor, and its application to a complementary-like inverter combining two ambipolar SnO TFTs. Saturation mobilities of 0.8 and  $5 \times 10^{-4}$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> are obtained for the p-channel and n-channel modes, respectively, and the inverter shows a maximum voltage gain of 2.5. The SnO films have been deposited by pulsed laser deposition at room temperature and bottom gate and top contact structures were fabricated on thermally oxidised SiO<sub>2</sub>/n<sup>+</sup>Si substrates. The devices were annealed at 250 °C in air. This result is the first demonstration of a complementary-like circuit using a single oxide semiconductor channel and provides an important step toward practical oxide electronics. More details in section 5.3.

 Table 4 lists the p-type TFTs with SnO channel layer.

# 5. Emerging Applications

#### 5.1. Displays with Oxide-Based Backplanes

Given the close relation between TFTs and displays, it is not strange that the most significant application of oxide TFTs is on displays, mostly LCDs and OLEDs. From 2007, Soc. Information Display (SID) and International Meeting on Information Display (IMID) exhibitions have been the stage for the presentation of several prototypes employing oxide TFT technology.

At CENIMAT|I3N, oxides have been used both for passive matrix (PM) and active matrix (AM) backplanes (the integration of the PM and AM backplanes presented here with frontplane technologies was done at Centro Ricerche Fiat Italy and Hewlett Packard Ireland, respectively, under the framework of Multiflexioxides FP6 project). The PM backplane was produced using room temperature sputtered IZO,<sup>[481,484]</sup> patterned using conventional photolithographic processes, on  $5 \times$ 3 cm glass and polymeric substrates. Transparent alphanumeric displays with 7 segments, usable as head-up displays (HUDs) in automotive industry, were obtained by integration with chipLED frontplane technology (Figure 50).

AM backplanes for 2.8" LCDs were fabricated on glass, consisting of an array of  $128 \times 128$  pixels, with each pixel having an



#### Table 4. State of the art concerning oxide p-type TFTs.



| Channel layer    | Technique        | T <sub>den</sub> /T <sub>nost</sub> | Substrate-Dielectric               | μ                                                  | On/off           | Reference                         | Year |
|------------------|------------------|-------------------------------------|------------------------------------|----------------------------------------------------|------------------|-----------------------------------|------|
| ,                |                  | [°C]                                |                                    | [cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] | ,                |                                   |      |
| SnO <sub>x</sub> | PLD <sup>+</sup> | 575/200                             | YSZ–Al <sub>2</sub> O <sub>x</sub> | 1.3                                                | ~10 <sup>2</sup> | Ogo et al. <sup>[472]</sup>       | 2008 |
|                  | Evaporation      | RT/100                              | Si–SiO <sub>2</sub>                | $1.1 \times 10^{-2}$                               | ~103             | Ou et al. <sup>[473]</sup>        | 2008 |
|                  | Evaporation      | RT/100                              | Si–SiO <sub>2</sub>                | $4.7 	imes 10^{-3}$                                | ~10 <sup>2</sup> | Dhananjay et al. <sup>[474]</sup> | 2008 |
|                  | Evaporation      | RT/310                              | Si–SiO <sub>2</sub>                | $4.0 	imes 10^{-5}$                                | ~10 <sup>2</sup> | Lee et al. <sup>[475]</sup>       | 2010 |
|                  | rf sputtering    | RT/400                              | Si–SiN <sub>x</sub>                | 0.24                                               | ~10 <sup>2</sup> | Yabuta et al. <sup>[477]</sup>    | 2010 |
|                  | Evaporation      | RT/400                              | Si–SiO <sub>2</sub>                | 0.87                                               | ~10 <sup>2</sup> | Liang et al. <sup>[476]</sup>     | 2010 |
|                  | rf sputtering    | RT/200                              | Glass-ATO*                         | 1.2                                                | ~103             | Fortunato et al. <sup>[452]</sup> | 2010 |
|                  | rf sputtering    | RT/200                              | Glass-ATO*                         | 4.6                                                | $7	imes10^4$     | Fortunato et al. <sup>[478]</sup> | 2011 |
|                  | PLD <sup>+</sup> | RT/250                              | Si–SiO <sub>2</sub>                | 0.75                                               | ~103             | Nomura et al. <sup>[483]</sup>    | 2011 |

 $^{+)}\mathsf{PLD}-\mathsf{Pulsed}$  Laser Deposition;  $^{*)}\mathsf{ATO}$  - superlattice of  $\mathsf{Al}_2\mathsf{O}_3$  and  $\mathsf{TiO}_2.$ 



Figure 50. Transparent PM chipLED display using IZO electrodes.

approximate area of  $350 \times 350 \ \mu\text{m}$  (Figure 51a and b).<sup>[303]</sup> For demonstration purposes, the architecture was the simplest possible, with a single TFT per pixel. Backplane production consisted on a standard 5 mask process, using either Ti/Au or IZO source-drain and gate electrodes (for opaque and transparent AMs, respectively), GIZO channel layer, TSiO dielectric and SU-8 passivation. Finally, the final backplanes were annealed at 150 °C. The AM backplanes were then successfully integrated with reflective LCD frontplanes (Figure 51c). Still, evidences of some shorted gates were observed and attributed to the lack of reliability and reproducibility of the TSiO dielectric.

Several companies are currently working on oxide TFTs for demonstrating flexible and/or transparent displays. Some examples, all driven by GIZO TFTs, are the works from Samsung SDI, with a 4.1" 176 × 220 resolution full-colour OLED display, having a transmittance higher than 20%;<sup>[279,485]</sup> from LG Electronics Inc., with a 3.5" 176 × 220 resolution OLED display on a 0.1 mm thick stainless steel plate;<sup>[486]</sup> from Toppan Printing Inc., with 4" 320 × 240 resolution electrophoretic display on polyethylene naphthalate (PEN) plastic substrate (**Figure 52a**).<sup>[487]</sup> With atomic layer deposited ZnO TFTs, Park et al.

also reported a 2.5"  $220 \times 176$  resolution OLED transparent display on a glass substrate.  $^{[488]}$ 

But even when transparency of the overall display is not persuaded, oxide TFTs are of great interest. Their high mobility and large area uniformity can yield high-end displays, such as the 70" ultra-definition (UD) LCD 3DTV with a high scanning frequency (240 Hz) demonstrated by Samsung in 2010.

In most of the reported displays employing oxide TFTs, the channel layer is produced by sputtering. But despite the early stage of research on solution-processed oxide TFTs, LCD and OLED displays were already fabricated using this lower cost processing technology. In 2008, Chiang et al. reported sol-gel  $Zn_{0.97}Zr_{0.03}O$  TFTs driving a 4.1" LCD display.<sup>[489]</sup> The first demonstration with OLEDs is attributed to Samsung Electronics, with a 2.2" mono-chromatic display with 128 × 160 resolution (Figure 52b), being the spin-coated IZO TFTs processed at a maximum temperature of 350 °C.<sup>[490]</sup> Other works followed, with increased panel sizes and resolution, such as the 4.1" LCD display with 320 × 240 resolution driven by spin-coated GIZO TFTs reported by Taiwan TFT LCD Association (TTLA)/Inpria Corp./Oregon State University.

The stage is now set for a variety of displays using oxide TFT technology, with small area flexible OLEDs and large area rigid high-end LCD and OLED displays being probably the main targets for commercial products in the near future. The numerous prototypes already shown by most of the greatest display companies is certainly an indication that products within the "transparent electronics" concept or, employing oxide semiconductors but not necessarily resulting in transparent displays, should not be far from entering in our daily life. In fact, as pointed out in the introduction, mass-production of the first transparent 22" LCD panels was already announced by Samsung in 2011. These displays exhibit a  $1680 \times 1050$  resolution, a contrast ratio of 500:1 and a transparency of 15%. Instead of a backlight, ambient light is used, resulting in a 90% decrease in power consumption when compared with conventional LCDs.

#### 5.2. Inverters and Ring Oscillators

For any semiconductor technology, the fabrication of inverters and ring oscillators (ROs) is a basic requirement for producing



www.MaterialsViews.com



**Figure 51.** AM backplane with GIZO TFTs produced at CENIMAT for a LCD display: a) photograph of a transparent AM on glass; b) microscopy image of pixel area (350  $\times$  350  $\mu$ m); c) prototype after integration with LCD front plane.<sup>[303]</sup>

a complete range of logic circuits. A simple inverter is composed by two transistors (control and load). When the input voltage ( $V_{IN}$ ) is low the control transistor is in the *off*-state and



Figure 52. Prototypes of displays with oxide TFT backplanes: a) flexible electrophoretic display;<sup>[487]</sup> b) OLED display driven by solution-processed IZO TFTs.<sup>[490]</sup>

the load transistor pulls the output ( $V_{OUT}$ ) to a "high" level. When  $V_{IN}$  is high, current flows through the control transistor, causing the output to be at a "low" level. A RO consists of any odd number of inverters connected in series. The evaluation of the performance of these simple circuits can provide a valuable tool to define the range of applications of a TFT technology. For instance, the propagation delay of a RO is a widely accepted benchmark regarding how fast a TFT can operate.<sup>[225]</sup>

To the authors' knowledge, the first transparent circuits with oxide semiconductors were reported in 2006 by Presley et al.<sup>[491]</sup> The authors reported sputtered IGO TFT based inverters and five-stage ROs on glass. **Figure 53**a shows the voltage transfer characteristic (VTC) of the inverters, which present a peak gain magnitude (dV<sub>OUT</sub>/dV<sub>IN</sub>) of ≈1.5. A maximum oscillation frequency of 9.5 kHz and a propagation delay of 11  $\mu$ s/stage are achieved for the RO. These values are significantly affected by the large parasitic capacitance arising due to the large source/gate and drain/gate overlap, used here to facilitate device fabrication.

Finer design rules and improved TFT performance allowed Ofuji et al.<sup>[225]</sup> to report in 2007 five-stage ROs based on GIZO TFTs with considerably improved performance, such as an oscillation frequency of 410 kHz and a propagation delay of REVIEW



# (a) 30 V\_\_\_=30 V 25 20 V<sub>our</sub> (V) 15 10 GND 5 0 10 20 30 0 $V_{IN}(V)$ (b) 1000 Delay per stage (µs) 100 10 1 0.1 5 10 0 15 20 V<sub>DD</sub> (V)

**Figure 53.** Electrical properties of initial oxide TFT based circuits: a) VTC for a transparent inverter using IGO TFTs (adapted from [491]); b) Propagation delay in a RO based on GIZO TFTs (adapted from [225]).

0.24  $\mu$ s/stage (Figure 53b). The authors report that the propagation delay achieved in this work is half and almost one third of the ones achieved using a-Si:H and organic TFTs, respectively.

In 2008 the fastest oxide circuits on glass were reported by Sun et al.<sup>[492]</sup> ALD deposited ZnO TFTs processed at 200 °C were used to fabricate a seven-stage RO that operates at 2.3 MHz, corresponding to a propagation delay of only 31 ns/stage.

In 2011, eleven-stage ROs were also fabricated on flexible substrates by Mativenga et al.,<sup>[220]</sup> requiring maximum processing temperatures of 220 °C. These operate at a frequency of 94.8 kHz with a propagation delay of 0.48  $\mu$ s/stage. The authors also reported a flexible two-clock shift register (gate driver) with AC operation. Based on gate bias stress measurements, an estimated lifetime of more than 10 years is announced for the gate driver, which is highly promising for flexible display applications (**Figure 54**).

Besides TFTs, ZnO metal-semiconductor field-effect transistors (MESFETs) were used to fabricate integrated inverters, using Ag<sub>x</sub>O Schottky diodes as level shifters, as reported by Frenzel et al.<sup>[493]</sup> in 2010. For this work, ZnO was grown by



www.MaterialsViews.com

**Figure 54.** a) Optical image of an eleven-stage RO, and b) output characteristics of the fabricated ring oscillator on plastic substrates (adapted from [220]).

pulsed laser deposition (PLD) on sapphire substrates at 675 °C. Very low operation voltage is achieved with MESFET technology, with the inverters showing high gain values up to 197 at 3 V. The additional diode as second input allows implementing the logic NOR-function in the circuits. Oxide MESFETs seem to be quite promising for fast and low power consumption transparent integrated circuits, and GIZO was already used to fabricate MESFETs with excellent electrical properties ( $S = 69 \text{ mV dec}^{-1}$  and  $\mu_{FE} = 15 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ) with a maximum temperature of 150 °C,<sup>[494]</sup> but GIZO MESFET inverters were not yet demonstrated.

Based on these initial results, a similar scenario to the one depicted for displays seems to arise regarding oxide-based circuits: transparency can be an added-value property for specific applications, but the main focus of research is on exploring the great electrical properties and low processing temperatures of oxide TFTs that allow low cost and high performance circuit fabrication, even on flexible substrates.

#### 5.3. Oxide CMOS

All the circuit applications reported in 5.2 make use of only n-type oxide TFTs, i.e., are based on NMOS logic. However, both n- and p-type oxide TFTs are required if the fabrication of complementary metal oxide semiconductor (CMOS) circuits is envisaged. CMOS technology offers great advantages over NMOS, especially regarding power dissipation and higher density of logic functions on a chip.

Initial results on transparent CMOS inverters were already obtained at CENIMAT|I3N (this work was done in collaboration with Dr. Sang-Hee Ko Park and Dr. Chi-Sun

www.MaterialsViews.com



Figure 55. a) Transparent CMOS inverters on glass; b) optical microscopy image of an oxide CMOS inverter.

Hwang from ETRI, Korea), by using the sputtered GIZO TFTs and SnO TFTs presented in section 4, with multilayer hafnium-based dielectric and IZO electrodes. At this initial stage, a passivation layer was not used. After production, the CMOS inverters were annealed at 200 °C for 30 min in air. **Figure 55** shows a 2.5 × 2.5 cm glass substrate with several transparent CMOS inverters.

The VTC for a transparent CMOS inverter is presented in **Figure 56.** The peak gain is  $\approx 1.7$ , being a gain magnitude above 1 is required to sustain signal propagation in integrated circuits using inverters, such as ROs. However, even for low  $V_{IN}$  the p-type TFT has some non-negligible current flowing between source and drain, causing  $V_{OUT} < V_{DD}$ . The fact that the p-type TFT cannot be entirely switched off also contributes to the fact that for larger  $V_{IN}$  we have  $V_{OUT} > 0$  V. A more detailed knowledge regarding how to control the subgap density of states in p-type oxide semiconductors will certainly allow to improve device and circuit performance, but even at this initial stage these results already prove that transparent CMOS circuit design is achievable using transparent oxide semiconductors with maximum (post-)processing temperatures of 200 °C.

Reports on oxide semiconductor based CMOS are fairly recent. Given that p-type oxide TFTs are still at the initial stage of research, the initial CMOS inverters were based on hybrid solutions, comprising n-type oxide TFTs and p-type organic TFTs. Dhanajay et al.<sup>[495]</sup> reported in 2008 a hybrid CMOS inverter on Si substrates based on ambipolar TFTs comprising a stack of  $In_2O_3$  and pentacene as the channel layer. The ambipolar behaviour critically depends on the thickness and morphology of the  $In_2O_3$  layer. Two identical ambipolar TFTs, fabricated with a maximum temperature of 750 °C, were used to build a CMOS inverter that exhibits a peak gain of 9. Still in 2008, the same authors<sup>[474]</sup> reported for the first time fully oxide based CMOS inverters, by combining p-type  $SnO_x$  and n-type  $In_2O_3$  TFTs, being the channel layers

being produced by reactive evaporation. The inverter operates at fairly high voltages and exhibits a peak gain of  $\approx 11$  (Figure 57).

In 2010, Yabuta et al.<sup>[477]</sup> reported the formation of both n-type SnO<sub>2</sub> TFTs and p-type SnO TFTs in the same substrate, by using a SiO<sub>x</sub> capping layer on top of sputtered SnO films, which allows to fine-tune the oxygen content of the SnO film during an annealing process (300 °C), something crucial to obtain p-type behaviour in SnO. A conceptual design of a CMOS inverter based on this production method was presented (**Figure 58**a), but no actual CMOS devices were fabricated.

Following the previous paper,<sup>[477]</sup> the ambipolar effect observed in SnO films was successfully applied to a CMOS inverter by Nomura et al.<sup>[483]</sup> in 2011. But in this case, rather than using organic and oxide semiconductors,<sup>[495]</sup> only SnO was used to achieve the ambipolar behaviour, this being the first demonstration of a CMOS circuit using a single oxide semiconductor. The SnO films were deposited by PLD at room temperature on thermally oxidized Si substrates, being the final devices annealed at 250 °C. The CMOS inverter operates with a peak gain of ~2.5 (Figure 58b). The low gain when compared with other ambipolar transistors containing channel layer of different materials such as microcrystalline silicon and organics (voltage gains 5–20) is justified by the large *off*-current and imbalance of the SnO TFTs, caused by the low  $\mu_{FE}$  of the n-type SnO TFTs.



Figure 56. VTC and gain for a transparent CMOS inverter with n-type GIZO and p-type SnO TFTs fabricated at CENIMAT/I3N.



Figure 57. VTC and gain for a CMOS inverter with p-type  $SnO_x$  and n-type  $In_2O_3$  TFTs (adapted from [474]).



**Figure 58.** Schematic of a conceptual CMOS inverter using n-type SnO<sub>2</sub> and p-type SnO TFTs (adapted from [477]); b) VTC for an ambipolar SnO CMOS inverter (adapted from [483]).

Recently, Martins et al.<sup>[496]</sup> succeed to perform a paper-CMOS dc inverter with n- and p-type oxide TFTs using GIZO and non-stoichiometric SnO<sub>x</sub> (x < 2) respectively, with an IZO gate electrode. All the layers that constitute the CMOS device were processed by reactive magnetron sputtering at room temperature. The process sequence is depicted in Figure 59. Both TFTs exhibit electron and hole mobilities greater than 21 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and 1 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, respectively. As the paper itself can act as both substrate and dielectric, this means that the complexity of transferring a stand-alone electronic circuit onto a paper page is reduced. The challenge of paper electronics is to be able to produce low power consumption devices to allow densely packed integrated circuits, for a plethora of applications such



**Figure 59.** a) Cross sectional schematic of fabrication sequence of the paper-CMOS showing all layers that constitute the final device and how they are interconnect as well as image of the real device; b) Image of the real paper-CMOS and c) SEM cross section of the n-type paper TFT.



as computer memory chips, digital logic circuits, microprocessors, and analogue (linear) circuits, among others, thus fueling the intended microelectronics revolution in the so-called technologies of information and communication.<sup>[497,498]</sup>

The paper-CMOS gain was 4.2 which is an encouraging value for the future prospects of paper electronics (Figure 60). Indeed, as illustrated by the inverter example described, CMOS on and with paper looks good; leading to the architecture of circuits naturally do not draw power and can easily be implemented as static circuits without the need for clocking

circuitry, contributing today for the shaping of electronics of tomorrow.

Although in this first attempt of fabricating a CMOS device with and on paper a high leakage current is observed, it is not surprising given the advance from a rigid substrate to paper. Additionally the conventional FET gate dielectric is now replaced by paper. The use of paper dielectrics and layering of p- and n-channel FETs is highly promising. The performance of the circuit presented here does not inhibit the implementation of CMOS on paper, thus creating an opportunity for light weight, low cost and fully recyclable complementary circuits–green electronics. This is expected to create applications in disposable and recyclable electronics that range from smart labels, tags, sensors and memories

to TFT driven electro-chromic paper displays, batteries<sup>[499,500]</sup> and integrated systems.

# 6. Conclusions

There has been tremendous progress in oxide based TFTs performance during the last 7 years. At present, we have reached the point where several companies such as Samsung Electronics, Samsung Mobile Display, Toppan, AU Optronics, Sharp, and LG Display have already demonstrated many prototypes of AMLCD and AMOLED panels that integrate oxide TFT backplanes and some of them have announced the mass production of flat panel displays using this new technology.

Concerning n-type oxide semiconductors, GIZO deposited by sputtering remains the best performer because of is amorphous structure and excellent electrical properties. Notwithstanding the strong advantages of oxide based TFTs, research on stability is still an open question. Besides the best dielectric material as well as dielectric/semiconductor combination, the type of TFT structure/ architecture including passivation issues will play an important role in stability questions. More fundamental research includes a better understanding of the density of states and defect levels in ionic bonding



www.MaterialsViews.com



Figure 60. Voltage transfer characteristic of the paper CMOS under a  $V_{\text{DD}}$  = 17 Volts (right scale) and the CMOS gain, exceeding 4.

based semiconductors, which will lead to a more detailed understanding on the mechanisms that govern device stability.

Since 2009 substantial improvements have taken place in solution-processed oxide semiconductors, and the obtained mobilities are competing with the ones obtained trough physical techniques. The actual limitation of solution-based processes are the need to use higher temperatures, nevertheless huge achievements have been made and TFT mobilities around 10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> have been obtained at temperatures as low as 200 °C. Solution-based processes and novel applications will also be seriously considered in future research. This can be achieved by developing novel low-temperature chemistries and/or processes. The accomplishment of a low temperature process and reasonable device stability/reliability will be critical to the success of this new but very promising technology.

Although the performance achieved with oxide transistors processed at low temperature exceed far beyond the ones obtained with amorphous silicon and organic semiconductors, the oxides reported in the literature are mostly limited to n-type device applications, since there is a lack of p-type oxide semiconductors. Concerning the work developed so far on this topic, currently two promising candidates for p-type oxide TFTs seem to exist: copper oxide and tin oxide based semiconductors. The best results obtained are for Cu<sub>2</sub>O and SnO with mobilities and on/off ratios of the order of 4.3 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, 3 × 10<sup>6</sup> and 4.6 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, 7 × 10<sup>4</sup>, respectively.

Taking into account the excellent properties presented by oxide semiconductors, they are not restricted to TFTs to be used in AMLCDs or AMOLEDs display applications. Inverters, ring oscillators and CMOS inverters, either on glass, flexible and paper substrates have already been presented.

From what was already proved, oxide semiconductor based devices is today a new technology that not only may replace the conventional silicon technology in some applications but also opens new areas of applications, probably faster than you can imagine or realize!

The successful development of these new materials will require increased multidisciplinary partnerships among physicists, chemists, biochemists, and engineers.

# Acknowledgements

First of all we would like to thank to European Research Council trough the Advanced Grant (given to EF) under the project "INVISIBLE" (ERC-2008-AdG 228144) Advanced Amorphous Multicomponent Oxides for Transparent Electronics, directly related to this topic, as well as to the support given from European Commission and the partners involved under the following projects: Multiflexioxides (NMP3-CT-2006-032231), the first 100% running project on Transparent Electronics in Europe, and more recently to ORAMA (NMP3-LA-2010-246334) and POINTS (NMP3-SL-2011-263042), that are related to multifunctional oxide based electronic materials and printable organic-inorganic transparent semiconductor devices, respectively.

We would like also to thank the fruitful collaborations done directly with companies and institutes like SAIT-SAMSUNG project "STABOXI", related to the passivation of a-GIZO TFTs, Electronic and Telecommunications Research Institute of South Korea (ETRI) with the project IT R&D program of MKE - 2006-S079-03, "Smart window with transparent electronic devices" and to Saint Gobain Recherche France, for the project related to oxides for glazing.

This work was partially funded by the Portuguese Science Foundation (FCT-MCTES) through Multiannual contract with I3N and with projects related to oxide semiconductors like: POCI/CTM/55945/2004 (Development of transparent and conductive oxide semiconductors p-type: from synthesis to devices); POCI/CTM/55942/2004 (Transparent thin film transistors based on zinc oxide to be used in flexible displays); PTDC/CTM/73943/2006 (Multifunctional Oxides: a Novel Approach for Low temperature Integration of oxide Semiconductors as Active and passive thin films in the future generation of electronic systems); PTDC/ EEA-ELC/64975/2006 (High mobility transparent amorphous oxide semiconductors thin film transistors for active matrix displays); PTDC/ CTM/103465/2008 (Integrated Memory Paper using oxide based Channel thin film Transistors); PTDC/EEA-ELC/099490/2008 (From Electronic Paper to Paper Electronic-Paper\_@); PTDC/CTM/099124/2008 (Electrochromic thin film transistors for smart windows applications); QREN No. 3454 (New nanoxide composites for advanced fabrication of targets for passive and active Opto/Micro/Nano-electronics CMU-PT/SIA/0005/2009 applications); (Self-organizing power management for photo-voltaic power plants) and ERA-NET/0005/2009 (Multifunctional zinc oxide-based nanostructures: from materials to a new generation of devices)

We finish by acknowledging those who made this review possible, specially the group of Microelectronic and Optoelectronic Materials of CENIMAT|I3N and CEMOP, without them this work would be impossible. The Microelectronic and Optoelectronic Materials Team (December 2011).



Received: August 22, 2012 Published online: May 10, 2012

- [1] J. F. Wager, R. Hoffman, IEEE Spectrum 2011, 48, 42.
- [2] R. Martins, I. Ferreira, E. Fortunato, Phys. Status Solidi-Rapid Res. Lett. 2011, 5, 332.
- [3] D. Tobjork, R. Osterbacka, Adv. Mater. 2011, 23, 1935.

# MATERIA



#### www.MaterialsViews.com

- [4] H. Hosono, N. Kikuchi, N. Ueda, H. Kawazoe, J. Non-Cryst. Solids 1996, 200, 165.
- [5] P. Barquinha, L. Pereira, G. Goncalves, R. Martins, E. Fortunato, *Electrochem. Solid State Lett.* 2008, 11, H248.
- [6] P. Barquinha, L. Pereira, G. Goncalves, R. Martins, E. Fortunato, J. Electrochem. Soc. 2009, 156, H161.
- [7] E. M. C. Fortunato, L. M. N. Pereira, P. M. C. Barquinha, A. M. B. do Rego, G. Goncalves, A. Vila, J. R. Morante, R. F. P. Martins, *Appl. Phys. Lett.* **2008**, *92*, 222103.
- [8] H. A. Klasens, H. Koelmans, Solid-State Electron. 1964, 7, 701.
- [9] G. F. Boesen, J. E. Jacobs, Proceedings of the Institute of Electrical and Electronics Engineers 1968, 56, 2094.
- [10] K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, H. Hosono, *Nature* **2004**, *432*, 488.
- [11] R. L. Hoffman, B. J. Norris, J. F. Wager, Appl. Phys. Lett. 2003, 82, 733.
- [12] P. F. Carcia, R. S. McLean, M. H. Reilly, G. Nunes, Appl. Phys. Lett. 2003, 82, 1117.
- [13] E. M. C. Fortunato, P. M. C. Barquinha, A. Pimentel, A. M. F. Goncalves, A. J. S. Marques, L. M. N. Pereira, R. F. P. Martins, *Adv. Mater.* 2005, 17, 590.
- [14] Y.-J. Tung, R. Hewitt, A. Chwang, M. Hack, J. Brown, K.-M. Kim, D. S. Kim, J. H. Hur, J. Jang, SID Symposium Digest of Technical Papers 2005, 36, 1546.
- [15] DisplayBank, 2011.
- [16] R. A. Street, Adv. Mater. 2009, 21, 2007.
- [17] S. D. Brotherton, Semiconductor Sci. Technol. 1995, 10, 721.
- [18] J. E. Anthony, A. Facchetti, M. Heeney, S. R. Marder, X. W. Zhan, *Adv. Mater.* 2010, 22, 3876.
- [19] H. Sirringhaus, Adv. Mater. 2009, 21, 3859.
- [20] T. Kamiya, K. Nomura, H. Hosono, Sci. Technol. Adv. Mater. 2010, 11, 0 44305.
- [21] J. E. Lilienfield, U.S. Patent 1745175. 1930.
- [22] J. E. Lilienfield, U.S. Patent 1877140. 1932.
- [23] J. E. Lilienfield, U.S. Patent 1900018. 1933.
- [24] O. Heil, U.K. Patent 439457. 1935.
- [25] Q. H. Li, Q. Wan, Y. X. Liang, T. H. Wang, Appl. Phys. Lett. 2004, 84, 4556.
- [26] A. C. Tickle, Thin-Film Transistors A New Approach to Microelectronics, Wiley, New York 1969.
- [27] P. K. Weimer, Proceedings of the Institute of Radio Engineers 1962, 50, 1462.
- [28] L. C. Olsen, R. C. Bohara, M. W. Urie, Appl. Phys. Lett. 1979, 34, 47.
- [29] P. K. Weimer, presented at IRE-AICE Device Res. Conf., Stanford, CA, 1961.
- [30] J. F. Wager, D. A. Keszler, R. E. Presley, *Transparent Electronics*, Springer, New York 2008.
- [31] M. W. J. Prins, K. O. GrosseHolz, G. Muller, J. F. M. Cillessen, J. B. Giesbers, R. P. Weening, R. M. Wolf, *Appl. Phys. Lett.* **1996**, *68*, 3650.
- [32] A. Aoki, H. Sasakura, Jpn. J. Appl. Phys. 1970, 9, 582.
- [33] C. H. Seager, D. C. McIntyre, W. L. Warren, B. A. Tuttle, Appl. Phys. Lett. 1996, 68, 2660.
- [34] S. Masuda, K. Kitamura, Y. Okumura, S. Miyatake, H. Tabata, T. Kawai, *J. Appl. Phys.* **2003**, *93*, 1624.
- [35] J. Nishii, F. M. Hossain, S. Takagi, T. Aita, K. Saikusa, Y. Ohmaki, I. Ohkubo, S. Kishimoto, A. Ohtomo, T. Fukumura, F. Matsukura, Y. Ohno, H. Koinuma, H. Ohno, M. Kawasaki, *Jpn. J. Appl. Phys. Part 2* 2003, 42, L347.
- [36] E. M. C. Fortunato, P. M. C. Barquinha, A. Pimentel, A. M. F. Goncalves, A. J. S. Marques, R. F. P. Martins, L. M. N. Pereira, *Appl. Phys. Lett.* 2004, 85, 2541.
- [37] E. Fortunato, P. Barquinha, A. Pimentel, A. Goncalves, A. Marques, L. Pereira, R. Martins, presented at NATO Advanced Research Work-

shop on Zinc Oxide as a Material for Micro- and Optoelectronic Applications, St Petersburg, RUSSIA, Jun 23-25, **2004**.

- [38] B. J. Norris, J. Anderson, J. F. Wager, D. A. Keszler, J. Phys. D-Appl. Phys. 2003, 36, L105.
- [39] F. M. Hossain, J. Nishii, S. Takagi, A. Ohtomo, T. Fukumura, H. Fujioka, H. Ohno, H. Koinuma, M. Kawasaki, J. Appl. Phys. 2003, 94, 7768.
- [40] R. L. Hoffman, J. Appl. Phys. 2004, 95, 5813.
- [41] H. S. Bae, M. H. Yoon, J. H. Kim, S. Im, Appl. Phys. Lett. 2003, 83, 5313.
- [42] H. S. Bae, S. Im, Thin Solid Films 2004, 469-70, 75.
- [43] R. E. Presley, C. L. Munsee, C. H. Park, D. Hong, J. F. Wager, D. A. Keszler, J. Phys. D-Appl. Phys. 2004, 37, 2810.
- [44] D. Zhang, C. Li, S. Han, X. Liu, T. Tang, W. Jin, C. Zhou, Appl. Phys. Lett. 2003, 82, 112.
- [45] Y. W. Heo, L. C. Tien, Y. Kwon, D. P. Norton, S. J. Pearton, B. S. Kang, F. Ren, Appl. Phys. Lett. 2004, 85, 2274.
- [46] Z. Fan, D. Wang, P.-C. Chang, W.-Y. Tseng, J. G. Lu, Appl. Phys. Lett. 2004, 85, 5923.
- [47] K. Nomura, H. Ohta, K. Ueda, T. Kamiya, M. Hirano, H. Hosono, *Science* **2003**, *300*, 1269.
- [48] H. Q. Chiang, J. F. Wager, R. L. Hoffman, J. Jeong, D. A. Keszler, *Appl. Phys. Lett.* 2005, *86*, 013503.
- [49] R. L. Hoffman, Solid State Electron. 2006, 50, 784.
- [50] P. Gorrn, M. Sander, J. Meyer, M. Kroger, E. Becker, H. H. Johannes, W. Kowalsky, T. Riedl, Adv. Mater. 2006, 18, 738.
- [51] W. B. Jackson, R. L. Hoffman, G. S. Herman, Appl. Phys. Lett. 2005, 87, 193503.
- [52] N. L. Dehuff, E. S. Kettenring, D. Hong, H. Q. Chiang, J. F. Wager, R. L. Hoffman, C. H. Park, D. A. Keszler, *J. Appl. Phys.* 2005, *97*, 064505.
- [53] P. Barquinha, A. Pimentel, A. Marques, L. Pereira, R. Martins, E. Fortunato, J. Non-Cryst. Solids 2006, 352, 1749.
- [54] B. Yaglioglu, H. Y. Yeom, R. Beresford, D. C. Paine, Appl. Phys. Lett. 2006, 89, 062103.
- [55] D. C. Paine, B. Yaglioglu, Z. Beiley, S. Lee, *Thin Solid Films* 2008, 516, 5894.
- [56] A. Suresh, P. Wellenius, A. Dhawan, J. Muth, Appl. Phys. Lett. 2007, 90, 123512.
- [57] J. S. Park, J. K. Jeong, Y. G. Mo, H. D. Kim, S. I. Kim, Appl. Phys. Lett. 2007, 90, 262106.
- [58] D. Kang, I. Song, C. Kim, Y. Park, T. D. Kang, H. S. Lee, J. W. Park, S. H. Baek, S. H. Choi, H. Lee, *Appl. Phys. Lett.* 2007, *91*, 091910.
- [59] H. Hosono, K. Nomura, Y. Ogo, T. Uruga, T. Kamiya, J Non-Cryst Solids 2008, 354, 2796.
- [60] T. Iwasaki, N. Itagaki, T. Den, H. Kumomi, K. Nomura, T. Kamiya, H. Hosono, *Appl. Phys. Lett.* 2007, *90*, 242114.
- [61] R. Martins, L. Raniero, L. Pereira, D. Costa, H. Aguas, S. Pereira, L. Silva, A. Goncalves, I. Ferreira, E. Fortunato, *Phil. Mag.* 2009, *89*, 2699.
- [62] V. Assuncao, E. Fortunato, A. Marques, H. Aguas, I. Ferreira, M. E. V. Costa, R. Martins, presented at the 4th Symposium on Thin Films for Large Area Electronics held at the EMRS 2002 Spring Conference, Strasbourg, France, Jun 18-21, 2002.
- [63] G. Bernardo, G. Goncalves, P. Barquinha, Q. Ferreira, G. Brotas,
   L. Pereira, A. Charas, J. Morgado, R. Martins, E. Fortunato, Synth. Met. 2009, 159, 1112.
- [64] E. Fortunato, A. Goncalves, V. Assuncao, A. Marques, H. Aguas, L. Pereira, I. Ferreira, R. Martins, *Thin Solid Films* 2003, 442, 121.
- [65] V. Assuncao, E. Fortunato, A. Marques, H. Aguas, I. Ferreira, M. E. V. Costa, R. Martins, *Thin Solid Films* **2003**, *427*, 401.
- [66] K. H. Lee, J. S. Jung, K. S. Son, J. S. Park, T. S. Kim, R. Choi, J. K. Jeong, J. Y. Kwon, B. Koo, S. Lee, *Appl. Phys. Lett.* **2009**, *95*, 232106.



- [67] J.-Y. Kwon, J. S. Jung, K. S. Son, K.-H. Lee, J. S. Park, T. S. Kim, J.-S. Park, R. Choi, J. K. Jeong, B. Koo, S. Y. Lee, *Appl. Phys. Lett.* 2010, 97, 183503.
- [68] H. Oh, S.-M. Yoon, M. K. Ryu, C.-S. Hwang, S. Yang, S.-H. K. Park, *Appl. Phys. Lett.* **2010**, *97*, 183502.
- [69] S. Yang, D.-H. Cho, M. K. Ryu, S.-H. K. Park, C.-S. Hwang, J. Jang, J. K. Jeong, Appl. Phys. Lett. 2010, 96, 213511.
- [70] J. T. Wallmark, H. Johnson, *Field-Effect Transistors*, Prentice-Hall, Englewood Cliffs, NJ **1966**.
- [71] C. R. Kagan, P. Andry, *Thin-film transistors*, Marcel Dekker, Inc., New York 2003.
- [72] M. Kim, J. H. Jeong, H. J. Lee, T. K. Ahn, H. S. Shin, J. S. Park, J. K. Jeong, Y. G. Mo, H. D. Kim, *Appl. Phys. Lett.* **2007**, *90*, 21 2114.
- [73] A. Sato, K. Abe, R. Hayashi, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2009**, *94*, 133502.
- [74] W. J. Park, H. S. Shin, B. Du Ahn, G. H. Kim, S. M. Lee, K. H. Kim, H. J. Kim, Appl. Phys. Lett. 2008, 93, 083508.
- [75] A. Ortiz-Conde, F. J. G. Sanchez, J. J. Liou, A. Cerdeira, M. Estrada, Y. Yue, *Microelectron. Reliab.* 2002, 42, 583.
- [76] E. S. Yang, *Microelectronic Devices*, McGraw-Hill, Singapore 1988.
- [77] D. K. Schroder, Semiconductor Material and Device Characterization, John Wiley & Sons, Inc., New Jersey 2006.
- [78] S. Adachi, S. Okamura, Appl. Phys. Express 2010, 3, 104101.
- [79] B. D. Ahn, H. S. Shin, W. H. Jeong, G. H. Kim, H. J. Kim, S. H. Choi, M. K. Han, 2009 Sid International Symposium Digest of Technical Papers, Vol XI, Books I - Iii 2009, 1170.
- [80] J. S. Ahn, K. B. Lee, J. Korean Phys. Soc. 2010, 57, 1244.
- [81] P. Barquinha, L. Pereira, G. Goncalves, D. Kuscer, M. Kosec, A. Vila, A. Olziersky, J. R. Morante, R. Martins, E. Fortunato, J. Soc. Information Display 2010, 18, 762.
- [82] W. S. Cheong, J. Korean Phys. Soc. 2011, 58, 608.
- [83] W. S. Cheong, C. S. Hwang, J. H. Shin, S. H. K. Park, S. M. Yoon, D. H. Cho, M. Ryu, C. W. Byun, S. Yang, H. Y. Chu, K. I. Cho, *J. Korean Phys. Soc.* **2009**, *54*, 473.
- [84] W. S. Cheong, J. M. Lee, J. H. Lee, S. H. K. Park, S. M. Yoon, C. W. Byun, S. Yang, S. M. Chung, K. I. Cho, C. S. Hwang, *ETRI J.* 2009, 31, 660.
- [85] W. S. Cheong, S. M. Yoon, S. Yang, C. S. Hwang, J. Korean Phys. Soc. 2009, 54, 1879.
- [86] D. H. Cho, S. Yang, J. Shin, M. K. Ryu, W. S. Cheong, C. Byun, S. M. Yoon, S. H. K. Park, J. I. Lee, C. S. Hwang, H. Y. Chu, 2008 Sid International Symposium, Digest of Technical Papers, Vol Xxxix, Books I-lii 2008, 39, 1243.
- [87] D. H. Cho, S. H. Yang, J. H. Shin, C. W. Byun, M. K. Ryu, J. I. Lee, C. S. Hwang, H. Y. Chu, J. Korean Phys. Soc. 2009, 54, 531.
- [88] Y. J. Cho, H. Kim, K. Y. Park, J. Lee, S. M. Bobade, F. C. Wu, D. K. Choi, J. Nanosci. Nanotechnol. 2011, 11, 787.
- [89] Y. J. Cho, J. H. Shin, J. K. Lee, Y. B. Kim, D. K. Choi, *Electron. Commun.* 2008, 40.
- [90] J. H. Choi, H. S. Seo, J. M. Myoung, Electrochem. Solid State Lett. 2009, 12, H145.
- [91] K. H. Choi, Y. Y. Choi, J. A. Jeong, H. K. Kim, S. Jeon, *Electrochem. Solid State Lett.* 2011, 14, H152.
- [92] N. Choi, S. A. Khan, X. X. Ma, M. Hatalis, *Electrochem. Solid State Lett.* 2011, 14, H247.
- [93] B. Du Ahn, W. H. Jeong, H. S. Shin, D. L. Kim, H. J. Kim, J. K. Jeong, S. H. Choi, M. K. Han, *Electrochem. Solid State Lett.* 2009, 12, H430.
- [94] B. Du Ahn, H. S. Shin, G. H. Kim, J. S. Park, H. J. Kim, Jpn. J. Appl. Phys. 2009, 48, 03B019.
- [95] D. P. Gosain, T. Tanaka, Jpn. J. Appl. Phys. 2009, 48, 03B018.
- [96] R. Hayashi, M. Ofuji, N. Kaji, K. Takahashi, K. Abe, H. Yabuta, M. Sano, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, J. Soc. Information Display 2007, 15, 915.

- [97] H. H. Hsieh, C. H. Wu, C. W. Chien, C. K. Chen, C. S. Yang, C. C. Wu, J. Soc. Information Display 2010, 18, 796.
- [98] H. H. Hsieh, C. H. Wu, C. C. Wu, Y. H. Yeh, H. L. Tyan, C. M. Leu, in 2008 Sid International Symposium, Digest of Technical Papers, Vol Xxxix, Books I-Iii 2008, 1207.
- [99] T. H. Hwang, I. S. Yang, O. K. Kwon, M. K. Ryu, C. W. Byun, C. S. Hwang, S. H. K. Park, Jpn. J. Appl. Phys. 2011, 50, 03CB06.
- [100] S. Il Kim, C. J. Kim, J. C. Park, I. Song, S. W. Kim, H. X. Yin, E. Lee, J. C. Lee, Y. Park, in *IEEE International Electron Devices Meeting 2008, Technical Digest.* 2008, 73.
- [101] A. Jamshidi-Roudbari, S. A. Khan, M. K. Hatalis, *Electrochem. Solid State Lett.* 2011, 14, J19.
- [102] J. K. Jeong, H. J. Chung, Y. G. Mo, H. D. Kim, J. Electrochem. Soc. 2008, 155, H873.
- [103] J. K. Jeong, J. H. Jeong, J. H. Choi, J. S. Im, S. H. Kim, H. W. Yang, K. N. Kang, K. S. Kim, T. K. Ahn, H. J. Chung, M. Kim, B. S. Gu, J. S. Park, Y. G. Mo, H. D. Kim, H. K. Chung, in 2008 Sid International Symposium, Digest of Technical Papers Vol. 39, 2008, 1.
- [104] J. K. Jeong, J. H. Jeong, H. W. Yang, T. K. Ahn, M. Kim, K. S. Kim, B. S. Gu, H. J. Chung, J. S. Park, Y. G. Mo, H. D. Kim, H. K. Chung, *J. Soc. Information Display* **2009**, *17*, 95.
- [105] S. I. L. Kim, J. S. Park, C. J. Kim, J. C. Park, I. Song, Y. S. Park, J. Electrochem. Soc. 2009, 156, H184.
- [106] W. S. Kim, Y. K. Moon, S. Lee, B. W. Kang, K. T. Kim, J. H. Lee, J. H. Kim, B. D. Ahn, J. W. Park, Jpn. J. Appl. Phys. 2010, 49, 08JF02.
- [107] H. N. Lee, J. Kyung, M. C. Sung, D. Y. Kim, S. K. Kang, S. J. Kim, C. N. Kim, H. G. Kim, S. T. Kim, J. Soc. Information Display 2008, 16, 265.
- [108] H. N. Lee, J. W. Kyung, S. K. Kang, D. Y. Kim, M. C. Sung, S. J. Kim, C. N. Kim, H. G. Kim, S. T. Kim, in IDW'06: Proceedings of the 13<sup>th</sup> International Display Workshops Vol. 1–3, 2006, 625.
- [109] J. H. Lee, D. H. Kim, D. J. Yang, S. Y. Hong, K. S. Yoon, P. S. Hong, C. O. Jeong, H. S. Park, S. Y. Kim, S. K. Lim, S. S. Kim, K. S. Son, T. S. Kim, J. Y. Kwon, S. Y. Lee, in 2008 Sid International Symposium, Digest of Technical Papers, Vol. 39, 2008, 625.
- [110] W. Lim, S. Kim, Y. L. Wang, J. W. Lee, D. P. Norton, S. J. Pearton, F. Ren, I. I. Kravchenko, J. Electrochem. Soc. 2008, 155, H383.
- [111] W. Lim, S. H. Kim, Y. L. Wang, J. W. Lee, D. P. Norton, S. J. Pearton, F. Ren, I. I. Kravchenko, J. Vacuum Sci. Technol. B 2008, 26, 959.
- [112] Y. G. Mo, M. Kim, C. K. Kang, J. H. Jeong, Y. S. Park, C. G. Choi, H. D. Kim, S. S. Kim, *J. Soc. Information Display* **2011**, *19*, 16.
- [113] J. Moon, Y. Shin, G. Lee, Y. Leem, H. Ju, S. Kim, C. Park, J. Korean Phys. Soc. 2008, 53, 2029.
- [114] M. R. Moon, S. Na, H. Jeon, C. H. An, K. Park, D. Jung, H. Kim, Y. B. Lee, H. J. Lee, *Appl. Phys. Express* **2010**, *3*, 111101.
- [115] Y. K. Moon, S. Lee, J. W. Park, D. H. Kim, J. H. Lee, C. O. Jeong, J. Korean Phys. Soc. 2009, 54, 121.
- [116] M. Nakata, K. Takechi, K. Azuma, E. Tokumitsu, H. Yamaguchi, S. Kaneko, Appl. Phys. Express 2009, 2, 021102.
- [117] M. Nakata, K. Takechi, T. Eguchi, E. Tokumitsu, H. Yamaguchi, S. Kaneko, Jpn. J. Appl. Phys. 2009, 48, 081607.
- [118] J. H. Noh, C. S. Kim, S. Y. Ryu, S. J. Jo, Jpn. J. Appl. Phys. Part 1 2007, 46, 4096.
- [119] H. Ohara, T. Sasaki, K. Noda, S. Ito, M. Sasaki, Y. Endo, S. Yoshitomi, J. Sakata, T. Serikawa, S. Yamazaki, *Jpn. J. Appl. Phys.* 2010, 49, 03CD02.
- [120] J. C. Park, S. W. Kim, S. II Kim, H. Yin, J. H. Hur, S. H. Jeon, S. H. Park, I. H. Song, Y. S. Park, U. I. Chung, M. K. Ryu, S. Lee, S. Kim, Y. Jeon, D. M. Kim, D. H. Kim, K. W. Kwon, C. J. Kim, in 2009 IEEE International Electron Devices Meeting. 2009, 174.
- [121] Y. Park, C. J. Kim, S. I. Kim, I. Song, J. C. Park, H. Lim, S. W. Kim, E. Lee, in IDW'07: Proceedings of the 14<sup>th</sup> International Display Workshops Vol. 1–3, 2007, 1775.

# ADVANCED MATERIALS

www.advmat.de



- [122] J. H. Shin, Y. J. Cho, D. K. Choi, J. Korean Institute Met. Mater. 2009, 47, 38.
- [123] J. H. Shin, D. K. Choi, J. Korean Phys. Soc. 2008, 53, 2019.
- [124] K. Abe, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, presented at *Idw* '07: Proceedings of the 14th International Display Workshops, Vol. 1-3, 2007.
- [125] K. I. Choi, D. H. Nam, J. G. Park, S. S. Park, W. H. Choi, I. S. Han, J. K. Jeong, H. D. Lee, G. W. Lee, *J. Soc. Information Display* **2010**, *18*, 108.
- [126] Y. H. Chu, G. M. Wu, C. S. Chuang, W. K. Yu, F. C. Chen, H. P. D. Shieh, C. N. Mo, H. A. Li, M. T. Chiang, 2009 Sid International Symposium Digest of Technical Papers, Vol XI, Books I - Iii 2009, 1113.
- [127] A. Suresh, P. Wellenius, J. F. Muth, in 2007 IEEE International Electron Devices Meeting, Vol. 1 and 2. 2007, 587.
- [128] S. Taniguchi, M. Yokozeki, M. Ikeda, T. K. Suzuki, Jpn. J. Appl. Phys. 2011, 50, 04DF11.
- [129] C. S. Chuang, T. C. Fung, B. G. Mullins, K. Nomura, T. Kamiya, H. P. D. Shieh, H. Hosono, J. Kanicki, 2008 Sid International Symposium, Digest of Technical Papers, Vol Xxxix, Books I-Iii 2008, 39, 1215.
- [130] H. J. Chung, J. H. Jeong, T. K. Ahn, H. J. Lee, M. Kim, K. Jun, J. S. Park, J. K. Jeong, Y. G. Mo, H. D. Kim, *Electrochem. Solid State Lett.* **2008**, *11*, H51.
- [131] W. F. Chung, T. C. Chang, H. W. Li, S. C. Chen, Y. C. Chen, T. Y. Tseng, Y. H. Tai, *Electrochem. Solid State Lett.* **2011**, *14*, H235.
- [132] Y. J. Chung, J. H. Kim, U. K. Kim, D. Y. Cho, H. S. Jung, J. K. Jeong, C. S. Hwang, *Electrochem. Solid State Lett.* **2011**, *14*, G35.
- [133] M. Fujii, Y. Uraoka, T. Fuyuki, J. S. Jung, J. Y. Kwon, Jpn. J. Appl. Phys. 2009, 48, 04C091.
- [134] M. Fujii, H. Yano, T. Hatayama, Y. Uraoka, T. Fuyuki, J. S. Jung, J. Y. Kwon, Jpn. J. Appl. Phys. 2008, 47, 6236.
- [135] T. C. Fung, K. Abe, H. Kumomi, J. Kanicki, 2009 Sid International Symposium Digest of Technical Papers, Vol XI, Books I - Iii 2009, 1117.
- [136] H. Godo, D. Kawae, S. Yoshitomi, T. Sasaki, S. Ito, H. Ohara, A. Miyanaga, S. Yamazaki, presented at 2009 Sid International Symposium Digest of Technical Papers, Vol XI, Books I - Iii. 2009.
- [137] R. Hayashi, A. Sato, M. Ofuji, K. Abe, H. Yabuta, M. Sano, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, in 2008 Sid International Symposium, Digest of Technical Papers, Vol Xxxix, Books I-Iii. 2008, 621.
- [138] S. H. Hong, I. S. Yang, J. S. Kang, T. H. Hwang, O. K. Kwon, C. W. Byun, W. S. Cheong, C. S. Hwang, K. I. Cho, *Jpn. J. Appl. Phys.* 2010, 49, 03CB05.
- [139] S. Il Kim, C. J. Kim, J. C. Park, I. Song, D. H. Kang, H. Lim, S. W. Kim, E. Lee, J. C. Lee, Y. Park, in 2007 IEEE International Electron Devices Meeting, Vols 1 and 2. 2007, 583.
- [140] J. H. Jeon, J. Kim, M. K. Ryu, J. Korean Phys. Soc. 2011, 58, 158.
- [141] S. Jeon, S. Park, I. Song, J. H. Hur, J. Park, S. Kim, H. Yin, E. Lee, S. Ahn, H. Kim, C. Kim, U. I. Chung, IEEE, presented at 2010 International Electron Devices Meeting - Technical Digest. 2010.
- [142] J. Jeong, J. K. Jeong, J. S. Park, Y. G. Mo, Y. Hong, Jpn. J. Appl. Phys. 2010, 49, 03CB02.
- [143] K. H. Ji, J. I. Kim, H. Y. Jung, S. Y. Park, Y. G. Mo, J. H. Jeong, J. Y. Kwon, M. K. Ryu, S. Y. Lee, R. Choi, J. K. Jeong, J. Electrochem. Soc. 2010, 157, H983.
- [144] M. Joo, J. Choi, S. Noh, K. Park, K. Ihm, K. Kim, T. Kang, in Performance and Reliability of Semiconductor Devices, Vol. 1108 (Eds: M. Mastro, J. LaRoche, F. Ren, J. I. Chyi, J. Kim), Materials Research Society, Pennsylvania, **2009**, 121.
- [145] C. Jung, D. Kim, Y. K. Kang, D. H. Yoon, Jpn. J. Appl. Phys. 2009, 48, 08HK02.
- [146] J. S. Jung, K. H. Lee, K. S. Son, J. S. Park, T. S. Kim, J. H. Seo, J. H. Jeon, M. P. Hong, J. Y. Kwon, B. Koo, S. Lee, *Electrochem. Solid State Lett.* **2010**, *13*, H376.

- [147] I. J. Kang, C. H. Park, J. Korean Phys. Soc. 2010, 56, 476.
- [148] I. J. Kang, C. H. Park, J. Korean Phys. Soc. 2010, 56, 480.
- [149] C. J. Kim, J. Park, S. Kim, I. Song, Y. Park, E. Lee, B. Anass, J. S. Park, *Electrochem. Solid State Lett.* 2009, 12, H95.
- [150] S. Kwon, J. H. Noh, J. Noh, P. D. Rack, J. Electrochem. Soc. 2011, 158, H289.
- [151] S. Kwon, J. Park, P. D. Rack, Electrochem. Solid State Lett. 2009, 12, H278.
- [152] M. Lee, J. Dho, J. Korean Phys. Soc. 2011, 58, 492.
- [153] M. J. Lee, C. B. Lee, S. Kim, H. Yin, J. Park, S. E. Ahn, B. S. Kang, K. H. Kim, G. Stefanovich, I. Song, S. W. Kim, J. H. Lee, S. J. Chung, Y. H. Kim, C. S. Lee, J. B. Park, I. G. Baek, C. J. Kim, Y. Park, in *IEEE International Electron Devices Meeting 2008, Technical Digest.* 2008, 85.
- [154] M. Nakata, K. Takechi, S. Yamaguchi, E. Tokumitsu, H. Yamaguchi, S. Kaneko, Jpn. J. Appl. Phys. 2009, 48, 115505.
- [155] D. H. Nam, K. I. Choi, S. S. Park, J. K. Jeong, G. W. Lee, in *Performance and Reliability of Semiconductor Devices*, Vol. 1108 (Eds: M. Mastro, J. LaRoche, F. Ren, J. I. Chyi, J. Kim), Materials Research Society, Pennsylvania, **2009**, p.139.
- [156] D. H. Nam, K. I. Choi, S. S. Park, J. G. Park, W. H. Choi, I. S. Han, H. D. Lee, J. K. Jeong, G. W. Lee, J. Soc. Information Display 2009, 17, 735.
- [157] K. Nomura, T. Kamiya, H. Hosono, J. Soc. Information Display 2010, 18, 789.
- [158] S. S. Park, W. H. Choi, D. H. Nam, K. Chai, J. K. Jeong, H. D. Lee, G. W. Lee, Jpn. J. Appl. Phys. 2009, 48, 04C134.
- [159] H. S. Seo, J. U. Bae, D. H. Kim, Y. Park, C. D. Kim, I. B. Kang,
   I. J. Chung, J. H. Choi, J. M. Myoung, *Electrochem. Solid State Lett.* 2009, *12*, H348.
- [160] J. H. Shin, C. S. Hwang, W. S. Cheong, S. H. K. Park, D. H. Cho, M. Ryu, S. M. Yoon, C. W. Byun, S. H. Yang, H. Y. Chu, K. I. Cho, J. *Korean Phys. Soc.* 2009, *54*, 527.
- [161] K. S. Son, T. S. Kim, J. S. Jung, M. K. Ryu, K. B. Park, B. W. Yoo, K. Park, J. Y. Kwon, S. Y. Lee, J. M. Kim, *Electrochem. Solid State Lett.* **2009**, *12*, H26.
- [162] D. Stryakhilev, J. S. Park, J. Lee, T. W. Kim, Y. S. Pyo, D. B. Lee, E. H. Kim, D. U. Jin, Y. G. Mo, *Electrochem. Solid State Lett.* **2009**, *12*, J101.
- [163] A. Suresh, P. Wellenius, J. F. Muth, in 2007 IEEE Leos Annual Meeting Conference Proceedings, Vols 1 and 2. 2007, 135.
- [164] K. Takechi, M. Nakata, T. Eguchi, H. Yamaguchi, S. Kaneko, Jpn. J. Appl. Phys. 2009, 48, 081606.
- [165] X. S. Tong, X. Zou, presented at 2009 IEEE International Conference of Electron Devices and Solid-State Circuits. 2009.
- [166] P. Wellenius, A. Suresh, J. F. Muth, in *Rare-Earth Doping of Adv. Mater. for Photonic Applications*, Vol. 1111 (Eds: V. Dierolf, Y. Fujiwara, U. Hommerich, P. Ruterana, J. M. Zavada), Materials Research Society, Pennsylvania **2009**, p.187.
- [167] Y. H. Yang, S. S. Yang, K. S. Chou, J. Soc. Information Display 2011, 19, 247.
- [168] H. W. Zan, W. T. Chen, C. W. Chou, C. C. Tsai, C. N. Huang, H. W. Hsueh, *Electrochem. Solid State Lett.* **2010**, *13*, H144.
- [169] T. Aoi, N. Oka, Y. Sato, R. Hayashi, H. Kumomi, Y. Shigesato, *Thin Solid Films* 2010, 518, 3004.
- [170] H. S. Bae, J. H. Kwon, S. Chang, M. H. Chung, T. Y. Oh, J. H. Park, S. Y. Lee, J. J. Pak, B. K. Ju, *Thin Solid Films* **2010**, *518*, 6325.
- [171] K. H. Cherenack, N. S. Munzenrieder, G. Troster, IEEE Electron Device Lett. 2010, 31, 1254.
- [172] W. S. Cheong, Y. S. Yoon, J. H. Shin, C. S. Hwang, H. Y. Chu, *Thin Solid Films* **2009**, *517*, 4094.
- [173] H. Q. Chiang, B. R. McFarlane, D. Hong, R. E. Presley, J. F. Wager, J Non-Cryst Solids 2008, 354, 2826.
- [174] C. W. Chien, C. H. Wu, Y. T. Tsai, Y. C. Kung, C. Y. Lin, P. C. Hsu, H. H. Hsieh, C. C. Wu, Y. H. Yeh, C. M. Leu, T. M. Lee, *IEEE Transactions on Electron Devices* **2011**, *58*, 1440.



- [175] E. N. Cho, J. H. Kang, C. E. Kim, P. Moon, I. Yun, IEEE Transactions on Device and Materials Reliability 2011, 11, 112.
- [176] E. N. Cho, J. H. Kang, I. Yun, Current Appl. Phys. 2011, 11, 1015.
- [177] Y. J. Cho, J. H. Shin, S. M. Bobade, Y. B. Kim, D. K. Choi, *Thin Solid Films* **2009**, *517*, 4115.
- [178] E. Chong, Y. W. Jeon, Y. S. Chun, D. H. Kim, S. Y. Lee, *Thin Solid Films* **2011**, *519*, 4347.
- [179] M. D. H. Chowdhury, P. Migliorato, J. Jang, Appl. Phys. Lett. 2011, 98, 153511.
- [180] B. Du Ahn, H. S. Shin, H. J. Kim, J. S. Park, J. K. Jeong, Appl. Phys. Lett. 2008, 93, 203506.
- [181] T. C. Fung, K. Abe, H. Kumomi, J. Kanicki, J. Display Technol. 2009, 5, 452.
- [182] J. B. Chen, L. Wang, X. J. Wan, X. Q. Su, L. Kong, 5th International Symposium on Advanced Optical Manufacturing and Testing Technologies: Optoelectronic Materials and Devices for Detector, Imager, Display, and Energy Conversion Technology 2010, 7658.
- [183] D. Geng, D. H. Kang, J. Jang, IEEE Electron Device Lett. 2011, 32, 758.
- [184] T. C. Fung, C. S. Chuang, C. Chen, K. Abe, R. Cottle, M. Townsend, H. Kumomi, J. Kanicki, *J Appl Phys* **2009**, *106*, 084511.
- [185] T. C. Fung, G. Baek, J. Kanicki, J Appl Phys 2010, 108, 074518.
- [186] H. H. Hsieh, T. Kamiya, K. Nomura, H. Hosono, C. C. Wu, Appl. Phys. Lett. 2008, 92, 133503.
- [187] S. Y. Huang, T. C. Chang, M. C. Chen, S. W. Tsao, S. C. Chen, C. T. Tsai, H. P. Lo, Solid State Electron 2011, 61, 96.
- [188] M. Ito, C. Miyazaki, M. Ishizaki, M. Kon, N. Ikeda, T. Okubo, R. Matsubara, K. Hatta, Y. Ugajin, N. Sekine, J Non-Cryst Solids 2008, 354, 2777.
- [189] A. Jamshidi-Roudbari, S. A. Khan, M. K. Hatalis, IEEE Electron Device Lett. 2010, 31, 320.
- [190] S. Jeon, S. Park, I. Song, J. H. Hur, J. Park, H. Kim, S. Kim, H. Yin, U. I. Chung, E. Lee, C. Kim, Acs Applied Materials & Interfaces 2011, 3, 1.
- [191] Y. W. Jeon, S. Kim, S. Lee, D. M. Kim, D. H. Kim, J. Park, C. J. Kim,
   I. Song, Y. Park, U. I. Chung, J. H. Lee, B. D. Ahn, S. Y. Park,
   J. H. Park, J. H. Kim, *IEEE Transactions on Electron Devices* 2010, 57, 2988.
- [192] C. H. Jung, D. J. Kim, Y. K. Kang, D. H. Yoon, *Thin Solid Films* 2009, 517, 4078.
- [193] K. H. Ji, J. I. Kim, Y. G. Mo, J. H. Jeong, S. Yang, C. S. Hwang, S. H. K. Park, M. K. Ryu, S. Y. Lee, J. K. Jeong, *IEEE Electron Device Lett.* 2010, *31*, 1404.
- [194] K. H. Ji, J. I. Kim, H. Y. Jung, S. Y. Park, R. Choi, U. K. Kim, C. S. Hwang, D. Lee, H. Hwang, J. K. Jeong, *Appl. Phys. Lett.* **2011**, *98*, 103509.
- [195] Y. Kikuchi, K. Nomura, H. Yanagi, T. Kamiya, M. Hirano, H. Hosono, *Thin Solid Films* **2010**, *518*, 3017.
- [196] B. Kim, C. I. Ryoo, S. J. Kim, J. U. Bae, H. S. Seo, C. D. Kim, M. K. Han, *IEEE Electron Device Lett.* **2011**, *32*, 158.
- [197] T. Kamiya, K. Nomura, H. Hosono, Phys Status Solidi A 2009, 206, 860.
- [198] H. Kim, K. K. Kim, S. N. Lee, J. H. Ryou, R. D. Dupuis, Appl. Phys. Lett. 2011, 98, 112107.
- [199] B. H. Kim, C. W. Byun, S. M. Yoon, S. H. Yang, S. W. Jung, M. K. Ryu, S. H. K. Park, C. S. Hwang, K. I. Cho, O. S. Kwon, E. S. Park, H. C. Oh, K. H. Kim, K. C. Park, *IEEE Electron Device Lett.* **2011**, *32*, 324.
- [200] J. H. Kim, U. K. Kim, Y. J. Chung, C. S. Hwang, *Physica Status Solidi-Rapid Res. Lett.* 2011, 5, 178.
- [201] J. B. Kim, C. Fuentes-Hernandez, B. Kippelen, Appl. Phys. Lett. 2008, 93, 242111.
- [202] S. Kim, Y. Jeon, J. H. Lee, B. D. Ahn, S. Y. Park, J. H. Park, J. H. Kim, J. Park, D. M. Kim, D. H. Kim, *IEEE Electron Device Lett.* **2010**, *31*, 1236.

- [203] W. K. Kim, S. Lee, Y. C. Cho, H. Koinuma, S. Y. Jeong, J. M. Shin, C. R. Cho, J. S. Bae, T. Y. Kim, S. Park, *Appl. Phys. Lett.* **2011**, *98*, 122109.
- [204] W. S. Kim, Y. K. Moon, K. T. Kim, J. H. Lee, B. D. Ahn, J. W. Park, *Thin Solid Films* **2010**, *518*, 6357.
- [205] S. Kim, J. Park, C. J. Kim, H. Song, S. Park, H. Yin, H. I. Lee, E. Lee, Y. Park, *IEEE Electron Device Lett.* **2009**, *30*, 374.
- [206] W. S. Kim, Y. K. Moon, S. Lee, B. W. Kang, T. S. Kwon, K. T. Kim, J. W. Park, *Physica Status Solidi-Rapid Res. Lett.* **2009**, *3*, 239.
- [207] M. Kimura, S. Imai, IEEE Electron Device Lett. 2010, 31, 963.
- [208] M. Kimura, T. Kamiya, T. Nakanishi, K. Nomura, H. Hosono, Appl. Phys. Lett. 2010, 96, 262105.
- [209] L. F. Lan, J. B. Peng, *IEEE Transactions on Electron Devices* 2011, 58, 1452.
- [210] M. Kimura, T. Nakanishi, K. Nomura, T. Kamiya, H. Hosono, Appl. Phys. Lett. 2008, 92, 133512.
- [211] J. M. Lee, I. T. Cho, J. H. Lee, W. S. Cheong, C. S. Hwang, H. I. Kwon, Appl. Phys. Lett. 2009, 94, 222112.
- [212] J. M. Lee, W. S. Cheong, C. S. Hwang, I. T. Cho, H. I. Kwon, J. H. Lee, *IEEE Electron Device Lett.* **2009**, *30*, 505.
- [213] J. S. Lee, S. Chang, H. Bouzid, S. M. Koo, S. Y. Lee, *Phys Status Solidi A* 2010, 207, 1694.
- [214] J. S. Lee, S. Chang, S. M. Koo, S. Y. Lee, IEEE Electron Device Lett. 2010, 31, 225.
- [215] J. Lee, J. S. Park, Y. S. Pyo, D. B. Lee, E. H. Kim, D. Stryakhilev, T. W. Kim, D. U. Jin, Y. G. Mo, *Appl. Phys. Lett.* 2009, *95*, 123502.
- [216] M. J. Lee, S. I. Kim, C. B. Lee, H. X. Yin, S. E. Ahn, B. S. Kang, K. H. Kim, J. C. Park, C. J. Kim, I. Song, S. W. Kim, G. Stefanovich, J. H. Lee, S. J. Chung, Y. H. Kim, Y. Park, *Adv. Funct. Mater.* **2009**, *19*, 1587.
- [217] S. Lee, K. Jeon, J. H. Park, S. Kim, D. Kong, D. M. Kim, D. H. Kim, J. Hur, J. C. Park, I. Song, C. J. Kim, Y. Park, U. I. Jung, *Appl. Phys. Lett.* **2009**, *95*, 132101.
- [218] S. Lee, J. H. Park, K. Jeon, S. Kim, Y. Jeon, D. H. Kim, D. M. Kim, J. C. Park, C. J. Kim, Appl. Phys. Lett. 2010, 96, 113506.
- [219] S. Y. Lee, S. Chang, J. S. Lee, Thin Solid Films 2010, 518, 3030.
- [220] M. Mativenga, M. H. Choi, J. W. Choi, J. Jang, IEEE Electron Device Lett. 2011, 32, 170.
- [221] M. Mativenga, M. H. Choi, D. H. Kang, J. Jang, *IEEE Electron Device Lett.* 2011, 32, 644.
- [222] Y. K. Moon, S. Lee, W. S. Kim, B. W. Kang, C. O. Jeong, D. H. Lee, J. W. Park, Appl. Phys. Lett. 2009, 95, 013507.
- [223] N. Munzenrieder, K. H. Cherenack, G. Troster, IEEE Transactions on Electron Devices 2011, 58, 2041.
- [224] J. H. Na, M. Kitamura, Y. Arakawa, in Oxide-Based Materials and Devices, Vol. 7603 (Eds: F. H. Teherani, D. C. Look, C. W. Litton, D. J. Rogers), SPIE, Bellingham 2010.
- [225] M. Ofuji, K. Abe, H. Shimizu, N. Kaji, R. Hayashi, M. Sano, H. Kumomi, K. Nomura, T. Kamiya, H. Hosono, *IEEE Electron Device Lett.* 2007, 28, 273.
- [226] K. Nomura, T. Aoki, K. Nakamura, T. Kamiya, T. Nakanishi, T. Hasegawa, M. Kimura, T. Kawase, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2010**, *96*, 263509.
- [227] J. Park, C. Kim, S. Kim, H. Song, D. Kang, H. Lim, H. Yin, R. Jung, E. Lee, J. Lee, K. W. Kwon, Y. Park, *IEEE Electron Device Lett.* 2008, 29, 879.
- [228] H. Ozaki, T. Kawamura, H. Wakana, T. Yamazoe, H. Uchiyama, *leice Electronics Express* 2011, 8, 225.
- [229] J. Park, S. Kim, C. Kim, I. Song, H. Yin, K. K. Kim, S. Lee, K. Hong, J. Lee, J. Jung, E. Lee, K. W. Kwon, Y. Park, *Appl. Phys. Lett.* **2008**, *93*, 053505.
- [230] J. Park, I. Song, S. Kim, C. Kim, J. Lee, H. Lee, E. Lee, H. Yin, K. K. Kim, K. W. Kwon, Y. Park, *Appl. Phys. Lett.* **2008**, *93*, 053501.
- [231] J. S. Park, J. K. Jeong, Y. G. Mo, H. D. Kim, C. J. Kim, Appl. Phys. Lett. 2008, 93, 033513.

# ADVANCED MATERIAL

www.advmat.de

-Materials Views

- [232] J. S. Park, T. W. Kim, D. Stryakhilev, J. S. Lee, S. G. An, Y. S. Pyo, D. B. Lee, Y. G. Mo, D. U. Jin, H. K. Chung, *Appl. Phys. Lett.* **2009**, *95*, 013503.
- [233] J. S. Park, J. K. Jeong, H. J. Chung, Y. G. Mo, H. D. Kim, Appl. Phys. Lett. 2008, 92, 07 2104.
- [234] A. Sato, M. Shimada, K. Abe, R. Hayashi, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, *Thin Solid Films* **2009**, *518*, 1309.
- [235] H. S. Shin, B. Du Ahn, K. H. Kim, J. S. Park, H. J. Kim, *Thin Solid Films* **2009**, *517*, 6349.
- [236] H. Seo, Y. J. Cho, J. Kim, S. M. Bobade, K. Y. Park, J. Lee, D. K. Choi, Appl. Phys. Lett. 2010, 96, 222101.
- [237] J. S. Park, J. K. Jeong, Y. G. Mo, S. Kim, Appl. Phys. Lett. 2009, 94, 042105.
- [238] D. H. Son, D. H. Kim, S. J. Sung, E. A. Jung, J. K. Kang, Current Appl. Phys. 2010, 10, E157.
- [239] K. S. Son, J. S. Jung, K. H. Lee, T. S. Kim, J. S. Park, Y. H. Choi, K. Park, J. Y. Kwon, B. Koo, S. Y. Lee, *IEEE Electron Device Lett.* 2010, *31*, 219.
- [240] I. T. Cho, W. S. Cheong, C. S. Hwang, J. M. Lee, H. I. Kwon, J. H. Lee, *IEEE Electron Device Lett.* **2009**, *30*, 828.
- [241] H. Bae, S. Kim, M. Bae, J. S. Shin, D. Kong, H. Jung, J. Jang, J. Lee, D. H. Kim, D. M. Kim, *IEEE Electron Device Lett.* 2011, *32*, 761.
- [242] K. S. Son, J. S. Jung, K. H. Lee, T. S. Kim, J. S. Park, K. Park, J. Y. Kwon, B. Koo, S. Y. Lee, *IEEE Electron Device Lett.* **2010**, *31*, 812.
- [243] I. Song, S. Kim, H. X. Yin, C. J. Kim, J. Park, H. S. Choi, E. Lee, Y. Park, *IEEE Electron Device Lett.* 2008, 29, 549.
- [244] N. C. Su, S. J. Wang, C. C. Huang, Y. H. Chen, H. Y. Huang, C. K. Chiang, A. Chin, *IEEE Electron Device Lett.* **2010**, *31*, 680.
- [245] A. Suresh, P. Gollakota, P. Wellenius, A. Dhawan, J. F. Muth, Thin Solid Films 2008, 516, 1326.
- [246] N. C. Su, S. J. Wang, A. Chin, IEEE Electron Device Lett. 2009, 30, 1317.
- [247] A. Suresh, P. Wellenius, V. Baliga, H. J. Luo, L. M. Lunardi, J. F. Muth, IEEE Electron Device Lett. 2010, 31, 317.
- [248] Y. Takeda, K. Nomura, H. Ohta, H. Yanagi, T. Kamiya, M. Hirano, H. Hosono, *Thin Solid Films* **2005**, 486, 28.
- [249] S. W. Tsao, T. C. Chang, S. Y. Huang, M. C. Chen, S. C. Chen, C. T. Tsai, Y. J. Kuo, Y. C. Chen, W. C. Wu, *Solid State Electron* **2010**, *54*, 1497.
- [250] J. K. Yao, N. S. Xu, S. Z. Deng, J. Chen, J. C. She, H. P. D. Shieh, P. T. Liu, Y. P. Huang, *IEEE Transactions on Electron Devices* 2011, 58, 1121.
- [251] H. Yin, S. Kim, C. J. Kim, I. Song, J. Park, Y. Park, Appl. Phys. Lett. 2008, 93, 172109.
- [252] H. X. Yin, S. Kim, H. Lim, Y. Min, C. J. Kim, I. Song, J. Park, S. W. Kim, A. Tikhonovsky, J. Hyun, Y. Park, *IEEE Transactions on Electron Devices* 2008, 55, 2071.
- [253] S. M. Yoon, S. Yang, M. K. Ryu, C. W. Byun, S. W. Jung, S. H. K. Park, C. S. Hwang, K. I. Cho, *IEEE Transactions on Electron Devices* 2011, 58, 2135.
- [254] P. Wellenius, A. Suresh, H. J. Luo, L. M. Lunardi, J. F. Muth, J. Display Technol. 2009, 5, 438.
- [255] H. W. Zan, C. H. Li, C. C. Yeh, M. Z. Dai, H. F. Meng, C. C. Tsai, *Appl. Phys. Lett.* **2011**, *98*, 253503.
- [256] L. Y. Yuan, X. A. Zou, G. J. Fang, J. W. Wan, H. Zhou, X. Z. Zhao, IEEE Electron Device Lett. 2011, 32, 42.
- [257] X. Zou, G. J. Fang, J. W. Wan, N. S. Liu, H. Long, H. L. Wang, X. Z. Zhao, Semiconductor Science and Technology 2011, 26, 055003.
- [258] S. M. Yoon, S. H. Yang, S. W. Jung, C. W. Byun, S. H. K. Park, C. S. Hwang, G. G. Lee, E. Tokumitsu, H. Ishiwara, *Appl. Phys. Lett.* 2010, *96*, 232903.
- [259] X. Zou, G. J. Fang, L. Y. Yuan, X. S. Tong, X. Z. Zhao, Semiconductor Science and Technology 2010, 25, 055006.

- [260] Y. W. Heo, K. M. Cho, S. Y. Sun, S. Y. Kim, J. H. Lee, J. J. Kim, D. P. Norton, S. J. Pearton, J. Vacuum Science & Technology B 2011, 29, 021203.
- [261] K. Hoshino, D. Hong, H. Q. Chiang, J. F. Wager, IEEE Transactions on Electron Devices 2009, 56, 1365.
- [262] K. Hoshino, J. F. Wager, IEEE Electron Device Lett. 2010, 31, 818.
- [263] J. Jeong, Y. Hong, J. K. Jeong, J. S. Park, Y. G. Mo, J. Display Technol. 2009, 5, 495.
- [264] J. A. Jeong, H. K. Kim, Thin Solid Films 2011, 519, 3276.
- [265] D. Kang, H. Lim, C. Kim, I. Song, J. Park, Y. Park, J. Chung, Appl. Phys. Lett. 2007, 90, 192101.
- [266] T. Kamiya, K. Nomura, H. Hosono, *Phys. Status Solidi A* **2010**, *207*, 1698.
- [267] E. H. Kim, Y. B. Xiao, S. M. Kong, C. W. Chung, Surf. Coat. Tech. 2010, 205, S252.
- [268] R. I. Kondratyuk, K. Im, D. Stryakhilev, C. G. Choi, M. G. Kim, H. Yang, H. Park, Y. G. Mo, H. D. Kim, S. S. Kim, *IEEE Electron Device Lett.* 2011, *32*, 503.
- [269] S. Lee, Y. W. Jeon, S. Kim, D. Kong, D. H. Kim, D. M. Kim, Solid State Electron 2011, 56, 95.
- [270] K. Nomura, T. Kamiya, E. Ikenaga, H. Yanagi, K. Kobayashi, H. Hosono, J Appl Phys 2011, 109, 073726.
- [271] J. H. Park, K. Jeon, S. Lee, S. Kim, I. Song, C. J. Kim, J. Park, Y. Park, D. M. Kim, D. H. Kim, *IEEE Electron Device Lett.* **2008**, *29*, 1292.
- [272] K. Nomura, T. Kamiya, H. Ohta, T. Uruga, M. Hirano, H. Hosono, *Physical Review B* 2007, 75, 035212.
- [273] J. H. Park, S. Lee, K. Jeon, S. Kim, J. Park, I. Song, C. J. Kim, Y. Park, D. M. Kim, D. H. Kim, *IEEE Electron Device Lett.* **2009**, *30*, 1069.
- [274] K. Park, C. H. An, B. I. Hwang, H. J. Lee, H. Kim, K. Son, J. Y. Kwon, S. Lee, J. Materials Research 2010, 25, 266.
- [275] N. Yamaguchi, S. Taniguchi, T. Miyajima, M. Ikeda, J. Vacuum Science & Technology B 2009, 27, 1746.
- [276] E. Fortunato, A. Goncalves, A. Pimentel, P. Barquinha, G. Goncalves, L. Pereira, I. Ferreira, R. Martins, *Appl Phys a-Mater* 2009, *96*, 197.
- [277] P. Barquinha, PhD Thesis, Universidade Nova de Lisboa, Lisbon 2010.
- [278] J. Y. Kwon, D. J. Lee, K. B. Kim, Electronic Materials Lett. 2011, 7, 1.
- [279] J. Park, W. Maeng, H. Kim, J. Park, Thin Solid Films 2011, 520, 1679.
- [280] K. Matsuzaki, H. Yanagi, T. Kamiya, H. Hiramatsu, K. Nomura, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2006**, *88*, 092106.
- [281] G. Goncalves, P. Barquinha, L. Pereira, N. Franco, E. Alves, R. Martins, E. Fortunato, *Electrochem. Solid State Lett.*. 13, II20.
- [282] H. Hosono, J Non-Cryst Solids 2006, 352, 851.
- [283] P. Barquinha, R. Martins, E. Fortunato, in Advances in GaN and ZnO-based Thin Film, Bulk and Nanostructured Materials and Devices, Vol. 156 (Ed: S. J. Pearton), Springer, New York 2012, 435.
- [284] K. Nomura, T. Kamiya, H. Ohta, M. Hirano, H. Hosono, Appl. Phys. Lett. 2008, 93, 192107.
- [285] J. H. Jeong, H. W. Yang, J. S. Park, J. K. Jeong, Y. G. Mo, H. D. Kim, J. Song, C. S. Hwang, *Electrochem. Solid State Lett.* 2008, 11, H157.
- [286] M. G. McDowell, I. G. Hill, IEEE Transactions on Electron Devices 2009, 56, 343.
- [287] E. Fortunato, P. Barquinha, G. Goncalves, L. Pereira, R. Martins, Solid State Electron 2008, 52, 443.
- [288] P. Barquinha, G. Goncalves, L. Pereira, R. Martins, E. Fortunato, *Thin Solid Films* 2007, 515, 8450.
- [289] G. H. Kim, B. D. Ahn, H. S. Shin, W. H. Jeong, H. J. Kim, H. J. Kim, *Appl. Phys. Lett.* **2009**, *94*, 233501.
- [290] H. Kumomi, K. Nomura, T. Kamiya, H. Hosono, *Thin Solid Films* 2008, 516, 1516.
- [291] J. K. Jeong, J. H. Jeong, H. W. Yang, J. S. Park, Y. G. Mo, H. D. Kim, *Appl. Phys. Lett.* **2007**, *91*, 113505.



- [292] J. Levinson, F. R. Shepherd, P. J. Scanlon, W. D. Westwood, G. Este, M. Rider, *J Appl Phys* **1982**, *53*, 1193.
- [293] M. J. Powell, C. Vanberkel, I. D. French, D. H. Nicholls, Appl. Phys. Lett. 1987, 51, 1242.
- [294] S. G. J. Mathijssen, M. Colle, H. Gomes, E. C. P. Smits, B. de Boer,
   I. McCulloch, P. A. Bobbert, D. M. de Leeuw, *Adv. Mater.* 2007, *19*, 2785.
- [295] N. D. Young, A. Gill, Semiconductor Science and Technology 1990, 5, 72.
- [296] M. E. Lopes, H. L. Gomes, M. C. R. Medeiros, P. Barquinha, L. Pereira, E. Fortunato, R. Martins, I. Ferreira, *Appl. Phys. Lett.* 2009, *95*, 063502.
- [297] A. Suresh, J. F. Muth, Appl. Phys. Lett. 2008, 92, 033502.
- [298] I. T. Cho, J. M. Lee, J. H. Lee, H. I. Kwon, Semiconductor Science and Technology 2009, 24, 015013.
- [299] P. Gorrn, P. Holzer, T. Riedl, W. Kowalsky, J. Wang, T. Weimann, P. Hinze, S. Kipp, *Appl. Phys. Lett.* **2007**, *90*, 063502.
- [300] J. M. Lee, I. T. Cho, J. H. Lee, H. I. Kwon, Appl. Phys. Lett. 2008, 93, 093504.
- [301] J. K. Jeong, H. W. Yang, J. H. Jeong, Y. G. Mo, H. D. Kim, Appl. Phys. Lett. 2008, 93, 123508.
- [302] R. B. M. Cross, M. M. De Souza, Appl. Phys. Lett. 2006, 89, 263513.
- [303] P. Barquinha, L. Pereira, G. Goncalves, R. Martins, D. Kuscer, M. Kosec, E. Fortunato, J. Electrochem. Soc. 2009, 156, H824.
- [304] D. H. Levy, D. Freeman, S. F. Nelson, P. J. Cowdery-Corvan, L. M. Irving, Appl. Phys. Lett. 2008, 92, 192101.
- [305] A. Olziersky, P. Barquinha, A. Vila, L. Pereira, G. Goncalves, E. Fortunato, R. Martins, J. R. Morante, J. Appl. Phys. 2010, 108, 064505.
- [306] K. S. Son, T. S. Kim, J. S. Jung, M. K. Ryu, K. B. Park, B. W. Yoo, J. W. Kim, Y. G. Lee, J. Y. Kwon, S. Y. Lee, J. M. Kim, in 2008 Sid International Symposium, Digest of Technical Papers, Vol XXXIX, Books I-III, Vol. 39, Soc Information Display, Playa Del Rey2008, 633.
- [307] J. Park, S. Kim, C. Kim, S. Kim, I. Song, H. Yin, K. K. Kim, S. Lee, K. Hong, J. Lee, J. Jung, E. Lee, K. W. Kwon, Y. Park, *Appl. Phys. Lett.* 2008, *93*, 053505.
- [308] H. D. Kim, J. K. Jeong, H. J. Chung, Y. G. Mo, presented at International Symposium of the Society-for-Information-Display (SID 2008), Los Angeles, CA, May 18-23, **2008**.
- [309] M. Egginger, S. Bauer, R. Schwödiauer, H. Neugebauer, N. Sariciftci, Monatshefte für Chemie/ Chemical Monthly 2009, 140, 735.
- [310] S. Sasa, M. Ozaki, K. Koike, M. Yano, M. Inoue, Appl. Phys. Lett. 2006, 89, 053502.
- [311] J. M. Shaw, J. D. Gelorme, N. C. LaBianca, W. E. Conley, S. J. Holmes, *IBM J. Res. Dev.* **1997**, *41*, 81.
- [312] P. Barquinha, E. Fortunato, L. Pereira, R. Martins, *Transparent Electronics: From Materials to Devices*, Wiley, West Sussex, 2011.
- [313] D. H. Zhang, Mater. Chem. Phys. 1996, 45, 248.
- [314] L. Wang, M. H. Yoon, G. Lu, Y. Yang, A. Facchetti, T. J. Marks, Nat. Mater. 2006, 5, 893.
- [315] S. H. Noh, W. Choi, M. S. Oh, D. K. Hwang, K. Lee, S. Im, S. Jang, E. Kim, Appl. Phys. Lett. 2007, 90, 253504.
- [316] G. D. Wilk, R. M. Wallace, J. M. Anthony, J. Appl. Phys. 2001, 89, 5243.
- [317] J. Robertson, MRS Bull. 2002, 27, 217.
- [318] L. Pereira, P. Barquinha, G. Goncalves, A. Vila, A. Olziersky, J. Morante, E. Fortunato, R. Martins, *Phys Status Solidi A* 2009, 206, 2149.
- [319] Z. L. Pei, L. Pereira, G. Goncalves, P. Barquinha, N. Franco, E. Alves, A. M. B. Rego, R. Martins, E. Fortunato, *Electrochem. Solid State Lett.* 2009, 12, G65.
- [320] S. Chang, Y. W. Song, S. Lee, S. Y. Lee, B. K. Ju, Appl. Phys. Lett. 2008, 92, 192104.

- [321] S. Y. Lee, S. Chang, J.-S. Lee, *Thin Solid Films* **2010**, *518*, 3030.
- [322] Y. T. Sihvonen, S. G. Parker, D. R. Boyd, J. Electrochem. Soc. 1967, 114, 96.
- [323] H. Yan, Z. H. Chen, Y. Zheng, C. Newman, J. R. Quinn, F. Dotz, M. Kastler, A. Facchetti, *Nature* 2009, 457, 679.
- [324] H. N. Tsao, D. Cho, J. W. Andreasen, A. Rouhanipour, D. W. Breiby,
   W. Pisula, K. Mullen, *Adv. Mater.* 2009, *21*, 209.
- [325] L. Xiao, Z. Chen, B. Qu, J. Luo, S. Kong, Q. Gong, J. Kido, Adv. Mater. 2011, 23, 926.
- [326] C. J. Brabec, S. Gowrisanker, J. J. M. Halls, D. Laird, S. Jia, S. P. Williams, *Adv. Mater.* **2010**, *22*, 3839.
- [327] D. H. Lee, Y. J. Chang, G. S. Herman, C. H. Chang, Adv. Mater. 2007, 19, 843.
- [328] Y. Ohya, T. Niwa, T. Ban, Y. Takahashi, Jpn. J. Appl. Phys. Part 1-Regular Papers Short Notes & Review Papers 2001, 40, 297.
- [329] A. Bashir, P. H. Wobkenberg, J. Smith, J. M. Ball, G. Adamopoulos,
   D. D. C. Bradley, T. D. Anthopoulos, *Adv. Mater.* 2009, *21*, 2226.
- [330] G. Adamopoulos, A. Bashir, S. Thomas, W. P. Gillin, S. Georgakopoulos, M. Shkunov, M. A. Baklar, N. Stingelin, R. C. Maher, L. F. Cohen, D. D. C. Bradley, T. D. Anthopoulos, *Adv. Mater.* 2010, 22, 4764.
- [331] G. Adamopoulos, S. Thomas, P. H. Wöbkenberg, D. D. C. Bradley, M. A. McLachlan, T. D. Anthopoulos, *Adv. Mater.* 2011, 23, 1894.
- [332] R. Martins, P. Barquinha, I. Ferreira, L. Pereira, G. Goncalves, E. Fortunato, J. Appl. Phys. 2007, 101.
- [333] R. Martins, P. Barquinha, L. Pereira, I. Ferreira, E. Fortunato, Appl. Phys. a-Materials Science & Processing 2007, 89, 37.
- [334] Y. J. Chang, D. H. Lee, G. S. Herman, C. H. Chang, *Electrochem. Solid State Lett.* 2007, 10, H135.
- [335] Y. H. Yang, S. S. Yang, C. Y. Kao, K. S. Chou, *IEEE Electron Device Lett.* 2010, 31, 329.
- [336] Y. H. Yang, S. S. Yang, K. S. Chou, IEEE Electron Device Lett. 2010, 31, 969.
- [337] P. K. Nayak, T. Busani, E. Elamurugu, P. Barquinha, R. Martins, Y. Hong, E. Fortunato, Appl. Phys. Lett. 2010, 97, 183504.
- [338] K. K. Banger, Y. Yamashita, K. Mori, R. L. Peterson, T. Leedham, J. Rickard, H. Sirringhaus, *Nature Materials* 2011, 10, 45.
- [339] M. G. Kim, M. G. Kanatzidis, A. Facchetti, T. J. Marks, Nature Materials 2011, 10, 382.
- [340] A. Hardy, M. K. Van Bael, Nature Materials 2011, 10, 340.
- [341] B. Sun, H. Sirringhaus, Nano Lett. 2005, 5, 2408.
- [342] B. Q. Sun, H. Sirringhaus, J. Am. Chem. Soc. 2006, 128, 16231.
- [343] H.-C. Cheng, C.-F. Chen, C.-C. Lee, Thin Solid Films 2006, 498, 142.
- [344] B. S. Ong, C. S. Li, Y. N. Li, Y. L. Wu, R. Loutfy, J. Am. Chem. Soc. 2007, 129, 2750.
- [345] D. Redinger, V. Subramanian, IEEE Transactions on Electron Devices 2007, 54, 1301.
- [346] B. Q. Sun, R. L. Peterson, H. Sirringhaus, K. Mori, J. Phys. Chem. C 2007, 111, 18831.
- [347] Y. Y. Noh, X. Y. Cheng, H. Sirringhaus, J. I. Sohn, M. E. Welland, D. J. Kang, Appl. Phys. Lett. 2007, 91, 043109.
- [348] S. Ju, K. Lee, M. H. Yoon, A. Facchetti, T. J. Marks, D. B. Janes, Nanotechnology 2007, 18, 155201.
- [349] C. Li, Y. Li, Y. Wu, B. S. Ong, R. O. Loutfy, J. Appl. Phys. 2007, 102, 076101.
- [350] S. T. Meyers, J. T. Anderson, C. M. Hung, J. Thompson, J. F. Wager, D. A. Keszler, J. Am. Chem. Soc. 2008, 130, 17603.
- [351] J. J. Schneider, R. C. Hoffmann, J. Engstler, O. Soffke, W. Jaegermann, A. Issanin, A. Klyszcz, Adv. Mater. 2008, 20, 3383.
- [352] S.-C. Chiang, C.-C. Yu, F.-W. Chang, S.-W. Liang, C.-H. Tsai, B.-C. Chuang, C.-Y. Tsay, in 2008 Sid International Symposium, Digest of Technical Papers, Vol Xxxix, Books I-Iii. Vol. 39, 2008, 1188.
- [353] C. S. Li, Y. N. Li, Y. L. Wu, B. S. Ong, R. O. Loutfy, J. Materials Chemistry 2009, 19, 1626.

# ADVANCED MATERIALS

- [354] C. Yang, K. Hong, J. Jang, D. S. Chung, T. K. An, W. S. Choi, C. E. Park, *Nanotechnology* **2009**, *20*, 465201.
- [355] P. K. Nayak, J. Jang, C. Lee, Y. Hong, Appl. Phys. Lett. 2009, 95, 193503.
- [356] J. H. Jun, B. Park, K. Cho, S. Kim, Nanotechnology 2009, 20, 505201.
- [357] K. Song, J. Noh, T. Jun, Y. Jung, H. Y. Kang, J. Moon, Adv. Mater. 2010, 22, 4308.
- [358] G. Xiong, G. A. C. Jones, R. Rungsawang, D. Anderson, *Thin Solid Films* **2010**, *518*, 4019.
- [359] C. Y. Lee, M. Y. Lin, W. H. Wu, J. Y. Wang, Y. Chou, W. F. Su, Y. F. Chen, C. F. Lin, Semiconductor Sci. Technol. 2010, 25, 105008.
- [360] J. S. Ahn, J. J. Lee, G. W. Hyung, Y. K. Kim, H. Yang, J. Physics D -Appl. Phys. 2010, 43, 275102.
- [361] H. C. Huang, T. E. Hsieh, Nanotechnology 2010, 21, 295707.
- [362] S. Choi, B. Y. Park, H. K. Jung, Mater. Res. Bull. 2011, 46, 810.
- [363] H. F. H. Faber, M. Klaumunzer, M. Voigt, D. Galli, B. F. Vieweg, W. Peukert, E. Spiecker, M. Halik, *Nanoscale* 2011, *3*, 897.
- [364] Y. K. Park, H. S. Choi, J. H. Kim, Y. B. Hahn, Nanotechnology 2011, 22, 185310.
- [365] D. H. Lee, Y. J. Chang, W. Stickle, C. H. Chang, *Electrochem. Solid State Lett.* 2007, 10, K51.
- [366] S. Jeong, Y. Jeong, J. Moon, J. Phys. Chem. C 2008, 112, 11082.
- [367] H. S. Kim, P. D. Byrne, A. Facchetti, T. J. Marks, J. Am. Chem. Soc. 2008, 130, 12580.
- [368] C. G. Choi, S. J. Seo, B. S. Bae, Electrochem. Solid State Lett. 2008, 11, H7.
- [369] S. K. Park, Y. H. Kim, H. S. Kim, J. I. Han, Electrochem. Solid State Lett. 2009, 12, H256.
- [370] S. J. Seo, C. G. Choi, Y. H. Hwang, B. S. Bae, J. Physics D-Appl. Phys. 2009, 42, 035106.
- [371] D. H. Lee, S. Y. Han, G. S. Herman, C. H. Chang, J. Materials Chemistry 2009, 19, 3135.
- [372] K. Song, D. Kim, X. S. Li, T. Jun, Y. Jeong, J. Moon, J. Materials Chemistry 2009, 19, 8881.
- [373] Y. H. Hwang, J. H. Jeon, S.-J. Seo, B.-S. Bae, *Electrochem. Solid State Lett.* 2009, 12, H336.
- [374] S.-Y. Han, D.-H. Lee, G. S. Herman, C.-H. Chang, J. Display Technol. 2009, 5, 520.
- [375] Y. S. Rim, D. L. Kim, W. H. Jeong, H. J. Kim, Appl. Phys. Lett. 2010, 97, 233502.
- [376] C. G. Lee, A. Dodabalapur, Appl. Phys. Lett. 2010, 96, 243501.
- [377] Y. H. Kim, K. H. Kim, M. S. Oh, H. J. Kim, J. I. Han, M. K. Han, S. K. Park, *IEEE Electron Device Lett.* 2010, *31*, 836.
- [378] K. B. Park, J. B. Seon, G. H. Kim, M. Yang, B. Koo, H. J. Kim, M. K. Ryu, S. Y. Lee, *IEEE Electron Device Lett.* 2010, 31, 311.
- [379] Y. Choi, G. H. Kim, W. H. Jeong, H. J. Kim, B. D. Chin, J. W. Yu, *Thin Solid Films* **2010**, *518*, 6249.
- [380] M. G. Kim, H. S. Kim, Y. G. Ha, J. Q. He, M. G. Kanatzidis, A. Facchetti, T. J. Marks, J. Am. Chem. Soc. 2010, 132, 10352.
- [381] Y. Choi, G. H. Kim, W. H. Jeong, J. H. Bae, H. J. Kim, J. M. Hong, J. W. Yu, Appl. Phys. Lett. 2010, 97, 162102.
- [382] W. H. Jeong, G. H. Kim, H. S. Shin, B. Du Ahn, H. J. Kim, M. K. Ryu, K. B. Park, J. B. Seon, S. Y. Lee, *Appl. Phys. Lett.* **2010**, *96*, 093503.
- [383] C. Avis, J. Jang, Electrochem. Solid State Lett. 2011, 14, J9.
- [384] C. Avis, J. Jang, Jpn. J. Appl. Phys. 2011, 50, 01BG03.
- [385] Y. H. Hwang, J. H. Jeon, B. S. Bae, *Electrochem. Solid State Lett.* 2011, 14, H303.
- [386] S. Jeong, J. Y. Lee, S. S. Lee, Y. Choi, B. H. Ryu, J. Phys. Chem. C 2011, 115, 11773.
- [387] B. J. K. B. J. Kim, H. J. Kim, T. S. Yoon, Y. S. Kim, D. H. Lee, Y. Choi, B. H. Ryu, H. H. Lee, *J. Industrial Eng. Chem.* **2011**, *17*, 96.
- [388] K. H. Kim, Y. H. Kim, H. J. Kim, J. I. Han, S. K. Park, IEEE Electron Device Lett. 2011, 32, 524.

- [389] Y. S. Rim, D. L. Kim, W. H. Jeong, S. J. Kim, B. S. Kim, H. J. Kim, *Current Appl. Phys.* 2011, 11, S258.
- [390] H. Yu, H. Lee, J. Lee, H. Shin, M. Lee, Microelectronic Engineering 2011, 88, 6.
- [391] J. H. Lim, J. H. Shim, J. H. Choi, J. Joo, K. Park, H. Jeon, M. R. Moon, D. Jung, H. Kim, H. J. Lee, *Appl. Phys. Lett.* 2009, 95, 012108.
- [392] D. Kim, C. Y. Koo, K. Song, Y. Jeong, J. Moon, Appl. Phys. Lett. 2009, 95, 103501.
- [393] S. K. Park, Y. H. Kim, J. I. Han, J. Physics D-Appl. Phys. 2009, 42, 125102.
- [394] G. H. Kim, H. S. Shin, B. D. Ahn, K. H. Kim, W. J. Park, H. J. Kim, J. Electrochem. Soc. 2009, 156, H7.
- [395] G. H. Kim, H. S. Kim, H. S. Shin, B. D. Ahn, K. H. Kim, H. J. Kim, *Thin Solid Films* 2009, 517, 4007.
- [396] S. Jeong, Y. G. Ha, J. Moon, A. Facchetti, T. J. Marks, Adv. Mater. 2010, 22, 1346.
- [397] P. K. Nayak, T. Busani, E. Elamurugu, P. Barquinha, R. Martins, Y. Hong, E. Fortunato, Appl. Phys. Lett. 2010, 97, 183504.
- [398] Y. H. Kim, M. K. Han, J. I. Han, S. K. Park, IEEE Transactions on Electron Devices 2010, 57, 1009.
- [399] S. Hwang, J. H. Lee, C. H. Woo, J. Y. Lee, H. K. Cho, *Thin Solid Films* **2011**, *519*, 5146.
- [400] Y. Wang, X. W. Sun, G. K. L. Goh, H. V. Demir, H. Y. Yu, IEEE Transactions on Electron Devices 2011, 58, 480.
- [401] W. F. Chung, T. C. Chang, H. W. Li, C. W. Chen, Y. C. Chen, S. C. Chen, T. Y. Tseng, Y. H. Tai, *Electrochem. Solid State Lett.* 2011, 14, H114.
- [402] K. W. Lee, K. M. Kim, K. Y. Heo, S. K. Park, S. K. Lee, H. J. Kim, *Current Appl. Phys.* 2011, 11, 280.
- [403] C. D. Dimitrakopoulos, P. R. L. Malenfant, Adv. Mater. 2002, 14, 99.
- [404] A. Facchetti, M. H. Yoon, T. J. Marks, Adv. Mater. 2005, 17, 1705.
- [405] H. Sirringhaus, Adv. Mater. 2005, 17, 2411.
- [406] H. Klauk, Chem. Soc. Rev. 2010, 39, 2643.
- [407] J. M. Shaw, P. F. Seidler, IBM J. Res. Development 2001, 45, 3.
- [408] S. R. Forrest, M. E. Thompson, Chem. Rev. 2007, 107, 923.
- [409] X. W. Zhan, A. Facchetti, S. Barlow, T. J. Marks, M. A. Ratner, M. R. Wasielewski, S. R. Marder, Adv. Mater. 2011, 23, 268.
- [410] R. Schmidt, J. H. Oh, Y. S. Sun, M. Deppisch, A. M. Krause, K. Radacki, H. Braunschweig, M. Konemann, P. Erk, Z. A. Bao, F. Wurthner, J. Am. Chem. Soc. 2009, 131, 6215.
- [411] H. Usta, A. Facchetti, T. J. Marks, J. Am. Chem. Soc. 2008, 130, 8580.
- [412] S. Handa, E. Miyazaki, K. Takimiya, Y. Kunugi, J. Am. Chem. Soc. 2007, 129, 11684.
- [413] E. H. Kennard, E. O. Dieterich, Physical Review 1917, 9, 58.
- [414] L. O. Grondahl, Science 1926, 64, 306.
- [415] E. Duhme, W. Schottky, Naturwissenschaften 1930, 18, 735.
- [416] W. Schottky, F. Waibel, Physikalische Zeitschrift 1933, 34, 858.
- [417] W. Schottky, F. Waibel, Physikalische Zeitschrift 1935, 36, 912.
- [418] M. A. Rafea, N. Roushdy, J. Phys. D-Appl. Phys. 2009, 42, 6.
- [419] B. S. Li, K. Akimoto, A. Shen, J. Cryst. Growth 2009, 311, 1102.
- [420] K. Matsuzaki, K. Nomura, H. Yanagi, T. Kamiya, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2008**, *93*, 202107.
- [421] B. Li, J. Crystal Growth 2009, 311, 1102.
- [422] E. Fortin, F. L. Weichman, Canadian J. Physics 1966, 44, 1551.
- [423] C. Wadia, A. P. Alivisatos, D. M. Kammen, Environmental Science & Technology 2009, 43, 2072.
- [424] R. J. Iwanowski, D. Trivich, Solar Cells 1985, 13, 253.
- [425] V. Figueiredo, E. Elangovan, G. Goncalves, P. Barquinha, L. Pereira, N. Franco, E. Alves, R. Martins, E. Fortunato, *Appl. Surf. Sci.* 2008, 254, 3949.
- [426] H. Raebiger, S. Lany, A. Zunger, Phys. Rev. B 2007, 76, 5.
- [427] W. H. Brattain, Reviews of Modern Physics 1951, 23, 203.





- [428] G. P. Pollack, D. Trivich, J. Appl. Phys. 1975, 46, 163.
- [429] O. Porat, I. Riess, Solid State Ionics 1995, 81, 29.
- [430] H. Kawazoe, H. Yanagi, K. Ueda, H. Hosono, Mrs Bulletin 2000, 25, 28.
- [431] E. Fortunato, V. Figueiredo, P. Barquinha, E. Elamurugu, R. Barros, G. Goncalves, S. H. K. Park, C. S. Hwang, R. Martins, *Appl. Phys. Lett.* 2010, *96*, 192102.
- [432] Y. S. Lee, M. T. Winkler, S. C. Siah, R. Brandt, T. Buonassisi, Appl. Phys. Lett. 2011, 98, 192115.
- [433] T. H. Darma, A. A. Ogwu, F. Placido, Mater. Technol. 2011, 26, 28.
- [434] H. C. Lu, C. L. Chu, C. Y. Lai, Y. H. Wang, Thin Solid Films 2009, 517, 4408.
- [435] J. Y. Park, T. H. Kwon, S. W. Koh, Y. C. Kang, Bulletin of the Korean Chemical Society 2011, 32, 1331.
- [436] G. Yang, A. P. Chen, M. Fu, H. Long, P. X. Lu, Appl Phys a-Mater 2011, 104, 171.
- [437] A. P. Chen, H. Long, X. C. Li, Y. H. Li, G. Yang, P. X. Lu, Vacuum 2009, 83, 927.
- [438] W. Seiler, E. Millon, J. Perriere, R. Benzerga, C. Boulmer-Leborgne, J. Crystal Growth 2009, 311, 3352.
- [439] D. S. Darvish, H. A. Atwater, J. Crystal Growth 2011, 319, 39.
- [440] M. Ichimura, Y. Song, Jpn. J. Appl. Phys. 2011, 50, 051002.
- [441] R. M. Liang, Y. M. Chang, P. W. Wu, P. Lin, *Thin Solid Films* 2010, 518, 7191.
- [442] G. C. Liu, L. D. Wang, D. F. Xue, Mater Lett 2010, 64, 2475.
- [443] K. P. Musselman, A. Wisnet, D. C. Iza, H. C. Hesse, C. Scheu, J. L. MacManus-Driscoll, L. Schmidt-Mende, Adv. Mater. 2010, 22, E254.
- [444] A. Y. Oral, E. Mensur, M. H. Aslan, E. B. Basaran, Mater. Chem. Phys. 2004, 83, 140.
- [445] K. Santra, C. K. Sarkar, M. K. Mukherjee, B. Ghosh, *Thin Solid Films* 1992, 213, 226.
- [446] S. Y. Lee, S. H. Choi, C. O. Park, Thin Solid Films 2000, 359, 261.
- [447] V. Figueiredo, E. Elangovan, G. Goncalves, N. Franco, E. Alves, S. H. K. Park, R. Martins, E. Fortunato, *Phys. Status Solidi A* 2009, 206, 2143.
- [448] J. Liu, D. F. Xue, Adv. Mater. 2008, 20, 2622.
- [449] K. Matsuzaki, K. Nomura, H. Yanagi, T. Kamiya, M. Hirano, H. Hosono, Phys. Status Solidi A 2009, 206, 2192.
- [450] S. Y. Sung, S. Y. Kim, K. M. Jo, J. H. Lee, J. J. Kim, S. G. Kim, K. H. Chai, S. J. Pearton, D. P. Norton, Y. W. Heo, *Appl. Phys. Lett.* 2010, *97*, 222109.
- [451] X. A. Zou, G. J. Fang, L. Y. Yuan, M. Y. Li, W. J. Guan, X. Z. Zhao, IEEE Electron Device Lett. 2010, 31, 827.
- [452] E. Fortunato, R. Barros, P. Barquinha, V. Figueiredo, S. H. K. Park, C. S. Hwang, R. Martins, Appl. Phys. Lett. 2010, 97, 052105.
- [453] X. A. Zou, G. J. Fang, J. Wan, X. He, H. Wang, N. Liu, H. Long, X. Z. Zhao, IEEE Electron Device Lett. 2011, 58, 2003.
- [454] Y. Z. Hu, R. Sharangpani, S. P. Tay, J. Electrochem. Soc. 2001, 148, G669.
   [455] G. Papadimitropoulos, N. Vourdas, V. E. Vamvakas,
- D. Davazoglou, *Thin Solid Films* **2006**, *515*, 2428.
- [456] Y. Zhu, K. Mimura, M. Isshiki, Oxidation of Metals 2004, 61, 293.
- [457] J. W. Han, M. Meyyappan, Appl. Phys. Lett. 2011, 98, 192102.
- [458] H. Hartnagel, A. Dawar, A. K. Jain, C. Jagadish, Semconducting transparent thin films, Institute of Physics Publishing, Philadelphia, 1995.
- [459] H. H. D Ginley, D. C. Paine, Handbook of transparent conductors, Springer, New York 2010.
- [460] G. Y. Zhao, X. Zhi, Y. Ren, T. Zhu, in *Eco-Materials Processing and Design X*, Vol. 620-622 (Eds: H. Kim, J. F. Yang, T. Sekino, S. W. Lee), Trans Tech Publications, Zurich 2009, p.5.
- [461] K. I. a. J. Watson, Stannic oxide gas sensor: Principles and applications, CRC Press, Boca Raton 1994.
- [462] H. Li, X. J. Huang, L. Q. Chen, Electrochem. Solid State Lett. 1998, 1, 241.

- [463] D. Aurbach, A. Nimberger, B. Markovsky, E. Levi, E. Sominski, A. Gedanken, *Chem. Mat.* 2002, 14, 4155.
- [464] R. Y. Korotkov, R. Gupta, P. Ricou, R. Smith, G. Silverman, *Thin Solid Films* 2008, 516, 4720.
- [465] W. S. Baker, J. J. Pietron, M. E. Teliska, P. J. Bouwman, D. E. Ramaker, K. E. Swider-Lyons, J. Electrochem. Soc. 2006, 153, A1702.
- [466] P. Ifeacho, T. Huelser, H. Wiggers, C. Schulz, P. Roth, Proceedings of the Combustion Institute 2007, 31, 1805.
- [467] J. Z. Wang, R. Martins, N. P. Barradas, E. Alves, T. Monteiro, M. Peres, E. Elamurugu, E. Fortunato, J. Nanosci. Nanotechnol. 2009, 9, 813.
- [468] H. Shimotani, H. Suzuki, K. Ueno, M. Kawasaki, Y. Iwasa, Appl. Phys. Lett. 2008, 92, 242107.
- [469] S. Takami, R. Hayakawa, Y. Wakayama, T. Chikyow, Nanotechnology 2010, 21, 134009.
- [470] L. Y. Liang, Z. M. Liu, H. T. Cao, X. Q. Pan, Acs Applied Materials & Interfaces 2010, 2, 1060.
- [471] A. Togo, F. Oba, I. Tanaka, K. Tatsumi, *Physical Review B* **2006**, 74.
- [472] Y. Ogo, H. Hiramatsu, K. Nomura, H. Yanagi, T. Kamiya, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2008**, *93*, 032113.
- [473] C. W. Ou, Z. Y. Ho, Y. C. Chuang, S. S. Cheng, M. C. Wu, K. C. Ho, C. W. Chu, Appl. Phys. Lett. 2008, 92, 122113.
- [474] Dhananjay, C. W. Chu, C. W. Ou, M. C. Wu, Z. Y. Ho, K. C. Ho, S. W. Lee, Appl. Phys. Lett. 2008, 92, 232103.
- [475] H. N. Lee, H. J. Kim, C. K. Kim, Jpn. J. Appl. Phys. 2010, 49, 020202.
- [476] L. Y. Liang, Z. M. Liu, H. T. Cao, Z. Yu, Y. Y. Shi, A. H. Chen, H. Z. Zhang, Y. Q. Fang, X. L. Sun, J. Electrochem. Soc. 2010, 157, H598.
- [477] H. Yabuta, N. Kaji, R. Hayashi, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2010**, *97*, 72111.
- [478] E. Fortunato, R. Martins, Phys. Status Solidi Rapid Res. Lett. 2011, 5, 336.
- [479] E. Fortunato, N. Correia, P. Barquinha, L. Pereira, G. Goncalves, R. Martins, *IEEE Electron Device Lett.* 2008, 29, 988.
- [480] R. Martins, P. Barquinha, L. Pereira, N. Correia, G. Goncalves, I. Ferreira, E. Fortunato, *Appl. Phys. Lett.* **2008**, *93*, 203501.
- [481] R. Martins, P. Almeida, P. Barquinha, L. Pereira, A. Pimentel, I. Ferreira, E. Fortunato, J Non-Cryst Solids 2006, 352, 1471.
- [482] G. Goncalves, E. Elangovan, P. Barquinha, L. Pereira, R. Martins, E. Fortunato, *Thin Solid Films* **2007**, *515*, 8562.
- [483] K. Nomura, T. Kamiya, H. Hosono, Adv. Mater. 2011, 23, 3431.
- [484] G. Goncalves, V. Grasso, P. Barquinha, L. Pereira, E. Elamurugu, M. Brignone, R. Martins, V. Lambertini, E. Fortunato, *Plasma Process. Polym.* 2011, *8*, 340.
- [485] J. S. Park, W.-J. Maeng, H.-S. Kim, J.-S. Park, *Thin Solid Films* 2011, 520, 1679.
- [486] H.-N. Lee, J. Kyung, M.-C. Sung, D. Y. Kim, S. K. Kang, S.-J. Kim, C. N. Kim, H.-G. Kim, S.-T. Kim, J. Soc. Inf. Disp. 2008, 16, 265.
- [487] M. Ito, M. Kon, C. Miyazaki, N. Ikeda, M. Ishizaki, R. Matsubara, Y. Ugajin, N. Sekine, *Phys. Status Solidi (a)* **2008**, 205, 1885.
- [488] S.-H. K. Park, C.-S. Hwang, M. Ryu, S. Yang, C. Byun, J. Shin, J.-I. Lee, K. Lee, M. S. Oh, S. Im, Adv. Mater. 2009, 21, 678.
- [489] S. C. Chiang, C. C. Yu, F. W. Chang, S. W. Liang, C. H. Tsai, B. C. Chuang, C. Y. Tsay, in 2008 Sid International Symposium, Digest of Technical Papers, Vol Xxxix, Books I-Iii, Vol. 39, Soc Information Display, Playa Del Rey 2008, 1188.
- [490] M. K. Ryu, K. Park, J. B. Seon, J. Park, I. Kee, Y. Lee, S. Y. Lee, in 2009 Sid International Symposium Digest of Technical Papers, Vol XI, Books I - Iii, Soc Information Display, Campbell 2009, 188.
- [491] R. E. Presley, D. Hong, H. Q. Chiang, C. M. Hung, R. L. Hoffman, J. F. Wager, Solid State Electron. 2006, 50, 500.

# ADVANCED MATERIALS

www.advmat.de



- [492] J. Sun, D. A. Mourey, D. L. Zhao, S. K. Park, S. F. Nelson, D. H. Levy, D. Freeman, P. Cowdery-Corvan, L. Tutt, T. N. Jackson, *IEEE Electron Device Lett.* **2008**, *29*, 721.
- [493] H. Frenzel, A. Lajn, M. Brandt, H. v. Wenckstern, G. Biehne, H. Hochmuth, M. Lorenz, M. Grundmann, *Appl. Phys. Lett.* 2008, 92, 192108.
- [494] M. Lorenz, A. Lajn, H. Frenzel, H. V. Wenckstern, M. Grundmann, P. Barquinha, R. Martins, E. Fortunato, *Appl. Phys. Lett.* 2010, *97*, 243506.
- [495] Dhananjay, C. W. Ou, C. Y. Yang, M. C. Wu, C. W. Chu, Appl. Phys. Lett. 2008, 93, 033306.
- [496] R. Martins, A. Nathan, R. Barros, L. Pereira, P. Barquinha, N. Correia, R. Costa, A. Ahnood, I. Ferreira, E. Fortunato, Adv. Mater. 2011, 23, 4491.
- [497] A. L. Robinson, Science 1984, 224, 705.
- [498] J. R. Tillman, Nature 1966, 210, 559.
- [499] I. Ferreira, B. Bras, J. I. Martins, N. Correia, P. Barquinha, E. Fortunato, R. Martins, *Electrochimica Acta* 2011, 56, 1099.
- [500] I. Ferreira, B. Bras, N. Correia, P. Barquinha, E. Fortunato, R. Martins, J. Display Technol. 2010, 6, 332.